EEWORLDEEWORLDEEWORLD

Part Number

Search

9LRS3165BKLF

Description
Clock Synthesizer / Jitter Cleaner PC MAIN CLOCK
Categorysemiconductor    Analog mixed-signal IC   
File Size310KB,28 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

9LRS3165BKLF Online Shopping

Suppliers Part Number Price MOQ In stock  
9LRS3165BKLF - - View Buy Now

9LRS3165BKLF Overview

Clock Synthesizer / Jitter Cleaner PC MAIN CLOCK

9LRS3165BKLF Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology)
Product CategoryClock Synthesizer / Jitter Cleaner
RoHSDetails
Package / CaseVFQFPN-64
PackagingTray
Height0.9 mm
Length9 mm
Width9 mm
Moisture SensitiveYes
Factory Pack Quantity207
DATASHEET
64-pin CK505 Compatible Clock w/Fully Integrated Voltage
Regulator + Integrated Series Resistor
Recommended Application:
CK505 compatible clock with fully integrated voltage regulator and
Internal series resistor on differential outputs
Output Features:
2 - CPU differential low power push-pull pairs
9 - SRC differential low power push-pull pairs
1 - CPU/SRC selectable differential low power push-pull pair
1 - SRC/DOT selectable differential low power push-pull pair
5 - PCI, 33MHz
1 - PCI_F, 33MHz free running
1 - USB, 48MHz
1 - REF, 14.318MHz
Key Specifications:
CPU outputs cycle-cycle jitter < 85ps
SRC output cycle-cycle jitter < 125ps
PCI outputs cycle-cycle jitter < 250ps
+/- 100ppm frequency accuracy on CPU & SRC clocks
Features/Benefits:
Does not require external pass transistor for voltage regulator
Integrated 33ohm series resistors on differential outputs,
Z
o
=50Ω
• Supports spread spectrum modulation, default is 0.5% down
spread
Uses external 14.318MHz crystal, external crystal load caps
are required for frequency tuning
Selectable between one SRC differential push-pull pair and
two single-ended outputs
Meets PCIEX Gen2 specification on dedicated SRC outputs.
Muxed SRC outputs meet PCIEX Gen1 specification, except
SRC1.
Single-ended programmable slew rate control for RFI
reduction
Meets PCIEX <85ps cycle-to-cycle jitter for SRC[11:1]
Table 1: CPU Frequency Select Table
9LRS3165B
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
SCLK
SDATA
REF/FSLC/TEST_SEL
VDDREF
X1
X2
GNDREF
FSLB/TEST_MODE
CK_PWRGD/PD#
VDDCPU
CPUT_LR0
CPUC_LR0
GNDCPU
CPUT_F_LR1
CPUC_F_LR1
VDDCPU_IO
NC
CPUT_ITP_LR2/SRCT8
CPUC_ITP_LR2/SRCC8
VDDSRCI/O
SRCT_LR7/CR#_F
SRCC_LR7/CR#_E
GNDSRC
SRCT_LR6
SRCC_LR6
VDDSRC
PCI_STOP#
CPU_STOP#
VDDSRCI/O
SRCC_LR10
SRCT_LR10
SRCT_LR11/CR#_H
Pin Configuration
PCI0/CR#_A
VDDPCI
PCI1/CR#_B
PCI2/TME
PCI3
PCI4/27_SEL
PCI5_F/ITP_EN
GNDPCI
VDD48
USB48M/FSLA
GND48
VDDI/O96MHz
DOT96T/SRCT_LR0
DOT96C/SRCC_LR0
GND
VDD
27FIX/LCDT/SRCT_LR1/SE1
27SS/LCDC/SRCC_LR1/SE2
GND
VDDPLL3I/O
SRCT_LR2/SATACLKT
SRCC_LR2/SATACLKC
GNDSRC
SRCT_LR3/CR#_C
SRCC_LR3/CR#_D
VDDSRCI/O
SRCT_LR4
SRCC_LR4
GNDSRC
SRCT_LR9
SRCC_LR9
SRCC_LR11/CR#_G
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64-TSSOP
2
1
1
CPU
SRC
PCI
REF
USB
DOT
FS
L
C
FS
L
B
FS
L
A
MHz
MHz
MHz
MHz
MHz
MHz
B0b7
B0b6
B0b5
0
0
0
266.66
0
0
1
133.33
0
1
0
200.00
0
1
1
166.66
48.00
100.00
33.33 14.318
96.00
1
0
0
333.33
1
0
1
100.00
1
1
0
400.00
1
1
1
Reserved
1. FS
L
A and FS
L
B are low-threshold inputs.Please see V
IL_FS
and V
IH_FS
specifications in
the Input/Supply/Common Output Parameters Table for correct values.
Also refer to the Test Clarification Table.
2. FS
L
C is a three-level input. Please see the V
IL_FS
and V
IH_FS
specifications in the Input/Supply/Common Output Parameters Table for correct values.
IDT
®
64-pin CK505 Compatible Clock w/Fully Integrated Voltage Regulator + Integrated Series Resistor
ICS9LRS3165B
1533B—01/06/15
1

9LRS3165BKLF Related Products

9LRS3165BKLF 9LRS3165BGLF 9LRS3165BKLFT 9LRS3165BGILF 9LRS3165BKILF 9LRS3165BGILFT
Description Clock Synthesizer / Jitter Cleaner PC MAIN CLOCK Clock Synthesizer / Jitter Cleaner PC MAIN CLOCK Clock Synthesizer / Jitter Cleaner PC MAIN CLOCK Clock Synthesizer / Jitter Cleaner 64-pin CK505 Clock Regulator Series Res Clock Synthesizer / Jitter Cleaner 64-pin CK505 Clock Regulator Series Res Clock Synthesizer / Jitter Cleaner 64-pin CK505 Clock Regulator Series Res
Moderator, now I have encountered a tricky problem, about stopping and waking up.
I want to implement interrupts and events on one interrupt line at the same time. Is it possible?Why do I want to do this? The reason is that I want the interrupt of the external interrupt line EXTI5 ...
天天流浪 stm32/stm8
In this way, how to query the value of the special function register in AXD? Do we need to transfer it through variables in the program?
In this way, how to query the value of the special function register in AXD? Do we need to transfer it through variables in the program?...
nibuhao123 Embedded System
The role of the diode at the input point of the comparator LM393
As shown in the figure, what is the role of diodes D1 and D2? Thank you!...
xiaxingxing Analog electronics
Microcontroller C language programming and examples
Microcontroller C language programming and examples are shared with everyone, and those who need it can use it....
fengxin Electronics Design Contest
Daily earn points post
...
lsgl Embedded System
Countdown to the competition! Let's do it together!!!
[i=s]This post was last edited by paulhyde on 2014-9-15 09:19[/i] Classmates, come on!!! Let's encourage each other here!!! The competition is getting closer, it would be nice for everyone to come in ...
歹匕示申 Electronics Design Contest

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 299  203  2412  2029  746  7  5  49  41  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号