EEWORLDEEWORLDEEWORLD

Part Number

Search

IS42S32200C1-6TLI

Description
DRAM 64M (2Mx32) 166MHz Industrial Temp
Categorystorage   
File Size2MB,59 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric View All

IS42S32200C1-6TLI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS42S32200C1-6TLI - - View Buy Now

IS42S32200C1-6TLI Overview

DRAM 64M (2Mx32) 166MHz Industrial Temp

IS42S32200C1-6TLI Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerISSI(Integrated Silicon Solution Inc.)
Product CategoryDRAM
RoHSDetails
TypeSDRAM
Data Bus Width32 bit
Organization2 M x 32
Package / CaseTSOP-86
Memory Size64 Mbit
Maximum Clock Frequency166 MHz
Access Time5.5 ns
Supply Voltage - Max3.6 V
Supply Voltage - Min3 V
Supply Current - Max185 mA
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
PackagingTray
Height1.05 mm
Length22.42 mm
Width10.16 mm
Mounting StyleSMD/SMT
Moisture SensitiveYes
Operating Supply Voltage3.3 V
Factory Pack Quantity108
IS42S32200C1
512K Bits x 32 Bits x 4 Banks (64-MBIT)
SYNCHRONOUS DYNAMIC RAM
FEATURES
• Clock frequency: 183, 166, 143 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single 3.3V power supply
• LVTTL interface
• Programmable burst length:
(1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Self refresh modes
• 4096 refresh cycles every 64 ms
• Random column address every clock cycle
• Programmable
CAS
latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
• Available in Industrial temperature grade
• Available in 400-mil 86-pin TSOP II and 90-ball
BGA
• Available in Lead free
JANUARY 2007
OVERVIEW
ISSI
's 64Mb Synchronous DRAM IS42S32200C1 is
organized as 524,288 bits x 32-bit x 4-bank for improved
performance. The synchronous DRAMs achieve high-
speed data transfer using pipeline architecture. All inputs
and outputs signals refer to the rising edge of the clock
input.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS
Latency = 3
CAS
Latency = 2
Clk Frequency
CAS
Latency = 3
CAS
Latency = 2
Access Time from Clock
CAS
Latency = 3
CAS
Latency = 2
-55
5.5
10
183
100
5
7.5
-6
6
10
166
100
5.5
7.5
-7
7
10
143
100
5.5
8
Unit
ns
ns
Mhz
Mhz
ns
ns
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. B
1/18/07
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 766  961  1496  1434  2029  16  20  31  29  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号