The 8XC198 family offers low-cost entry into Intel’s powerful MCS -96 16-bit microcontroller architecture
Intel’s CHMOS process provides a high performance processor along with low power consumption To further
reduce power requirements the processor can be placed into Idle or Powerdown Mode
The 8XC198 is the 8-bit bus version of the 8XC196KB The prefixes mean 80 (ROMless) 83 (ROM) 87 (OTP)
One Time Programmable The ROM and OTP are available in 8 Kbytes
Bit byte word and some 32-bit operations are available on the 8XC198 With a 16 MHz oscillator a 16-bit
addition takes 0 50
ms
and the instruction times average 0 37
ms
to 1 1
ms
in typical applications
Four high-speed capture inputs are provided to record times when events occur Six high-speed outputs are
available for pulse or waveform generation The high-speed output can also generate four software timers or
start an A D conversion Events can be based on the timer or counter Also provided on-chip are an A D
converter serial port watchdog timer and a pulse-width-modulated output signal
With the commercial (standard) temperature option operational characteristics are guaranteed over the tem-
perature range of 0 C to
a
70 C Wth the extended temperature range option operational characteristics are
guaranteed over the temperature range of
b
40 C to
a
85 C
MCS -96 is a registered trademark of Intel Corporation
Other brands and names are the property of their respective owners
Information in this document is provided in connection with Intel products Intel assumes no liability whatsoever including infringement of any patent or
copyright for sale and use of Intel products except as provided in Intel’s Terms and Conditions of Sale for such products Intel retains the right to make
changes to these specifications at any time without notice Microcomputer Products may have minor variations to this specification known as errata
COPYRIGHT
INTEL CORPORATION 1995
October 1992
Order Number 272034-003
8XC198
272034 –1
Figure 1 87C198 Block Diagram
0FFFFH
EXTERNAL MEMORY OR I O
4000H
INTERNAL ROM EPROM OR
EXTERNAL MEMORY
2080H
RESERVED
2040H
UPPER 8 INTERRUPT VECTORS
2030H
ROM OTP SECURITY KEY
2020H
RESERVED
2019H
CHIP CONFIGURATION BYTE
2018H
RESERVED
2014H
LOWER 8 INTERRUPT VECTORS
PLUS 2 SPECIAL INTERRUPTS
2000H
PORT 3 AND PORT 4
1FFEH
EXTERNAL MEMORY OR I O
0100H
INTERNAL DATA MEMORY - REGISTER FILE
(STACK POINTER RAM AND SFRS)
EXTERNAL PROGRAM CODE MEMORY
272034 –7
Figure 3 Chip Configuration (2018H)
0000H
Figure 2 Memory Map
WARNING
Reserved memory locations must not be written or read The contents and or function of these locations may change with
future revisions of the device Therefore a program that relies on one or more of these locations may not function properly
2
8XC198
PACKAGING
The 8XC198 is available in a 52-pin PLCC package and an 80-pin QFP package Contact your local sales
office to determine the exact ordering code for the part desired
Package Designators
N
e
52-pin PLCC
S
e
80-pin QFP
Thermal Characteristics
Package Type
PLCC
QFP
i
ja
40 C W
70 C W
4C W
i
jc
All thermal impedance data is approximate for static air conditions at 1W of power dissipation Values will
change depending on operating conditions and application See the Intel
Packaging Handbook
(Order Number
240800) for a description of Intel’s thermal impedance test methodology
272034– 2
Figure 4 52-Pin PLCC Package
NOTE
The above pinout diagram applies to the OTP (87C198) device The OTP device uses all of the programming pins shown
above The ROM (83C198) device only uses programming pins
AINC PALE PMODE n
and
PROG
The ROMless (80C198)
doesn’t use any of the programming pins
3
8XC198
272034 –4
NOTE
N C means No Connect (do not connect these pins)
Figure 5 80-Pin QFP Package
NOTE
The above pinout diagram applies to the OTP (87C198) device The OTP device uses all of the programming pins shown
above The ROM (83C198) device only uses programming pins
AINC PALE PMODE n
and
PROG
The ROMless (80C198)
doesn’t use any of the programming pins
4
8XC198
PIN DESCRIPTIONS
Symbol
V
CC
V
SS
V
REF
Main supply voltage (5V)
The PLCC package has 5 V
SS
pins and the QFP package has 12 V
SS
pins All must be
connected to digital ground
Reference voltage for the A D converter (5V) V
REF
is also the supply voltage to the
analog portion of the A D converter and the logic used to read Port 0 Must be
connected for A D and Port 0 to function
Reference ground for the A D converter Must be held at nominally the same potential
as V
SS
Programming Voltage Also timing pin for the return from powerdown circuit
Input of the oscillator inverter and of the internal clock generator
Output of the oscillator inverter
Reset input to and open-drain output from the chip Input low for at least 4 state times to
reset the chip The subsequent low-to-high transition commences the 10-state Reset
Sequence
Output high during an external memory read indicates the read is an instruction fetch
INST is valid throughout the bus cycle INST is activated only during external memory
accesses and output low for a data fetch
Input for memory select (External Access) EA equal to a TTL-high causes memory
accesses to locations 2000H through 3FFFH to be directed to on-chip ROM EPROM
EA equal to a TTL-low causes accesses to these locations to be directed to off-chip
memory
Address Latch Enable or Address Valid output as selected by CCR Both pin options
provide a latch to demultiplex the address from the address data bus When the pin is
ADV it goes inactive high at the end of the bus cycle ALE ADV is activated only during
external memory accesses
Read signal output to external memory RD is activated only during external memory
reads
Write output to external memory WR will go low for every external write
Ready input to lengthen external memory cycles When the external memory is not
being used READY has no effect Internal control of the number of wait states inserted
into a bus cycle held not ready is available through configuration of CCR
Inputs to High Speed Input Unit Four HSI pins are available HSI 0 HSI 1 HSI 2 and
HSI 3 Two of them (HSI 2 and HSI 3) are shared with the HSO Unit
Outputs from High Speed Output Unit Six HSO pins are available HSO 0 HSO 1
HSO 2 HSO 3 HSO 4 and HSO 5 Two of them (HSO 4 and HSO 5) are shared with the
HSI Unit
4-bit high impedance input-only port These pins can be used as digital inputs and or as
analog inputs to the on-chip A D converter These pins set the Programming Mode on
I think the most popular slogan of AMD nowadays is that the core power is fully open. I also took advantage of this open-core trend to buy M4A89GTD PRO/USB3. It has been a while since I bought it, so ...
The phenomenon is as follows: When running a program in TI's DSP 28335, there are 2 interrupts (one is the timer 0 interrupt, the other is the Ethernet send interrupt (interrupts only when there is da...
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:56[/i]Canonical wrote in the job description: "Seeking business development talents to develop deep cooperative relationships with indu...
Moderator Chip Coin Rewards in October 2012! [/font][/color][/align] [align=left][color=#000][font=Helvetica, Arial, sans-serif]Requirements for moderator chip currency issuance: Monthly online time>3...
I will be looking for a job next year. From the current industry perspective, there are no jobs targeting SOC in the market. Now I am using DE1-SOC. I know a little bit about Linux and FPGA programmin...
The Sino-US trade war has already started. Trump's series of actions have had a negative impact on the global economy, such as increasing tariffs on Chinese companies and restricting domestic compa...[Details]
In the actual project development process, hardware circuits often need to be modified, and the modified parts need to modify the driver. Thinking about the coming and going of such requirements is t...[Details]
In simple terms, high-end chips solve many complex problems, mid-range chips solve a single complex problem, and low-end chips solve a simple problem. Let's learn more about the relevant content wi...[Details]
Chip: STM32F103C8T6 Application Pin: Output: PA0, PA1 TIM2 CH2 channel To achieve 50HZ (20ms) adjustable PWM output on the PA1 pin, set the system TIMx_CNT=8MHZ=8000 000HZ, set TIMx_PSC=800-1, then T...[Details]
LAN8720 test code arrangement 1. Modified based on two projects, namely "Experiment 55 Network Communication Experiment" of Zhengdian Atom ATK and "STSW-STM32070" routine of ST official The hardware ...[Details]
Our photovoltaic power station starts working at 5:30 in the morning. When you are still sleeping, the inverter starts working to make money!
Some people are skeptical. The sun hasn't even...[Details]
In most countries, the military is a fairly large group, and the health of soldiers is particularly important to the combat effectiveness of the army. The US Department of Defense's Advanced Resear...[Details]
At the just concluded InfoComm 2018 exhibition, the two major brands, Zhongke Jiguang and China Hualu, both displayed three-color light source
laser TVs
. The outstanding color performance ...[Details]
The F1 racetrack is roaring with engines, and a fierce F1 race is about to begin. I am not a fan of racing cars, and I have nothing to do with this world, but
I spent a special day here
because...[Details]
From concept proposal, prototype exploration, technology accumulation to product iteration and industrial development,
VR
has gradually expanded from the military market to the consumer market...[Details]
Similar to the development trend of photovoltaic modules, photovoltaic inverters are also one of the examples of China's successful localization of manufacturing and leading the global market and tech...[Details]
Household photovoltaic power stations mainly utilize idle resources on existing household buildings, such as roofs, wall facades, balconies, courtyards, etc., to install and use distributed photovo...[Details]
The analog watchdog of the ADC is used to check if the voltage is out of bounds. It has two upper and lower bounds, which can be set in the registers ADC_HTR and ADC_LTR respectively. The library fun...[Details]
ADC Introduction: ADC (Analog-to-Digital Converter). That is, converting analog signals into digital signals for processing. When storing or transmitting, analog-to-digital converters are almost ...[Details]
The T3 timer (8-bit) of CC2530 requires understanding of T3CTL, T3CCTL0, T3CC0, T3CCTL1, and T3CC registers. Timer 3/4 is an 8-bit timer with timer/counter/PWM functions. Timer 2, also known as MAC t...[Details]