EEWORLDEEWORLDEEWORLD

Part Number

Search

EP4SGX290FH29C4N

Description
FPGA - Field Programmable Gate Array FPGA - Stratix IV GX 11648 LABs 289 IOs
CategoryProgrammable logic devices    Programmable logic   
File Size493KB,22 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Environmental Compliance
Download Datasheet Parametric View All

EP4SGX290FH29C4N Online Shopping

Suppliers Part Number Price MOQ In stock  
EP4SGX290FH29C4N - - View Buy Now

EP4SGX290FH29C4N Overview

FPGA - Field Programmable Gate Array FPGA - Stratix IV GX 11648 LABs 289 IOs

EP4SGX290FH29C4N Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntel
package instruction33 X 33 MM, LEAD FREE, HBGA-780
Reach Compliance Codecompliant
ECCN code3A001.A.7.A
maximum clock frequency717 MHz
JESD-30 codeS-PBGA-B780
JESD-609 codee1
length33 mm
Configurable number of logic blocks11648
Number of entries289
Number of logical units291200
Output times289
Number of terminals780
Maximum operating temperature85 °C
Minimum operating temperature
organize11648 CLBS
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA780,28X28,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)245
power supply0.9,1.2/3,1.5,2.5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.4 mm
Maximum supply voltage0.93 V
Minimum supply voltage0.87 V
Nominal supply voltage0.9 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width33 mm
1. Overview for the Stratix IV Device
Family
January 2016
SIV51001-3.5
SIV51001-3.5
Altera
®
Stratix
®
IV FPGAs deliver a breakthrough level of system bandwidth and
power efficiency for high-end applications, allowing you to innovate without
compromise. Stratix IV FPGAs are based on the Taiwan Semiconductor
Manufacturing Company (TSMC) 40-nm process technology and surpass all other
high-end FPGAs, with the highest logic density, most transceivers, and lowest power
requirements.
The Stratix IV device family contains three optimized variants to meet different
application requirements:
Stratix IV E (Enhanced) FPGAs—up to 813,050 logic elements (LEs), 33,294 kilobits
(Kb) RAM, and 1,288 18 x 18 bit multipliers
Stratix IV GX transceiver FPGAs—up to 531,200 LEs, 27,376 Kb RAM, 1,288
18 x 18-bit multipliers, and 48 full-duplex clock data recovery (CDR)-based
transceivers at up to 8.5 Gbps
Stratix IV GT—up to 531,200 LEs, 27,376 Kb RAM, 1,288 18 x 18-bit multipliers,
and 48 full-duplex CDR-based transceivers at up to 11.3 Gbps
The complete Altera high-end solution includes the lowest risk, lowest total cost path
to volume using HardCopy
®
IV ASICs for all the family variants, a comprehensive
portfolio of application solutions customized for end-markets, and the industry
leading Quartus
®
II software to increase productivity and performance.
f
For information about upcoming Stratix IV device features, refer to the
Upcoming
Stratix IV Device Features
document.
f
For information about changes to the currently published
Stratix IV Device Handbook,
refer to the
Addendum to the Stratix IV Device Handbook
chapter.
This chapter contains the following sections:
“Feature Summary” on page 1–2
“Architecture Features” on page 1–6
“Integrated Software Platform” on page 1–19
“Ordering Information” on page 1–19
© 2016 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos
are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html.
Altera warrants performance of its
semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and
services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service
described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying
on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
Stratix IV Device Handbook
Volume 1
January 2016
Feedback Subscribe

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1240  1531  2342  806  300  25  31  48  17  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号