EEWORLDEEWORLDEEWORLD

Part Number

Search

IS43R86400D-6BLI-TR

Description
DRAM 512M (64Mx8) 166MHz DDR 2.5v
Categorystorage   
File Size971KB,33 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric View All

IS43R86400D-6BLI-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
IS43R86400D-6BLI-TR - - View Buy Now

IS43R86400D-6BLI-TR Overview

DRAM 512M (64Mx8) 166MHz DDR 2.5v

IS43R86400D-6BLI-TR Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerISSI(Integrated Silicon Solution Inc.)
Product CategoryDRAM
RoHSDetails
TypeSDRAM - DDR1
Data Bus Width8 bit
Organization64 M x 8
Package / CaseBGA-60
Memory Size512 Mbit
Maximum Clock Frequency166 MHz
Access Time6 ns
Supply Voltage - Max2.7 V
Supply Voltage - Min2.3 V
Supply Current - Max370 mA
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
PackagingReel
Mounting StyleSMD/SMT
Moisture SensitiveYes
Operating Supply Voltage2.5 V
Factory Pack Quantity2500
IS43/46R86400D
IS43/46R16320D, IS43/46R32160D
16Mx32, 32Mx16, 64Mx8
512Mb DDR SDRAM
FEATURES
VDD and VDDQ: 2.5V ± 0.2V (-6)
VDD and VDDQ: 2.6V ± 0.1V (-5)
SSTL_2 compatible I/O
Double-data rate architecture; two data transfers
per clock cycle
Bidirectional, data strobe (DQS) is transmitted/
received with data, to be used in capturing data
at the receiver
DQS is edge-aligned with data for READs and
centre-aligned with data for WRITEs
Differential clock inputs (CK and CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge;
data and data mask referenced to both edges of
DQS
Four internal banks for concurrent operation
Data Mask for write data. DM masks write data
at both rising and falling edges of data strobe
Burst Length: 2, 4 and 8
Burst Type: Sequential and Interleave mode
Programmable CAS latency: 2, 2.5 and 3
Auto Refresh and Self Refresh Modes
Auto Precharge
T
RAS
Lockout Supported (t
RAP
= t
RCD
)
MAY
2015
DEVICE OVERVIEW
ISSI’s 512-Mbit DDR SDRAM achieves high speed data
transfer using pipeline architecture and two data word
accesses per clock cycle. The 536,870,912-bit memory
array is internally organized as four banks of 128Mb to
allow concurrent operations. The pipeline allows Read
and Write burst accesses to be virtually continuous, with
the option to concatenate or truncate the bursts. The
programmable features of burst length, burst sequence
and CAS latency enable further advantages. The device
is available in 8-bit, 16-bit and 32-bit data word size
Input data is registered on the I/O pins on both edges
of Data Strobe signal(s), while output data is referenced
to both edges of Data Strobe and both edges of CLK.
Commands are registered on the positive edges of CLK.
An Auto Refresh mode is provided, along with a Self
Refresh mode. All I/Os are SSTL_2 compatible.
ADDRESS TABLE
Parameter
Configuration
16M x 32
4M x 32 x 4
banks
32M x 16
8M x 16 x 4
banks
BA0, BA1
A10/AP
64M x 8
16M x 8 x 4
banks
BA0, BA1
A10/AP
Bank Address BA0, BA1
Pins
Autoprecharge A8/AP
Pins
Row Address
Column
Address
8K(A0 – A12)
512(A0 – A7,
A9)
8K(A0 – A12) 8K(A0 – A12)
1K(A0 – A9)
2K(A0 – A9,
A11)
8K / 64ms
8K / 16ms
OPTIONS
• Configuration(s): 16Mx32, 32Mx16, and 64Mx8
• Package(s): 144 Ball BGA (x32), 66-pin TSOP-II
(x8, x16), and 60 Ball BGA (x8, x16)
• Lead-free package
• Temperature Range:
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
Automotive, A1 (-40°C to +85°C)
Automotive, A2 (-40°C to +105°C)
Refresh Count
Com./Ind./A1
8K / 64ms
A2
8K / 16ms
8K / 64ms
8K / 16ms
KEY TIMING PARAMETERS
Speed Grade
F
ck
Max CL = 3
F
ck
Max CL = 2.5
F
ck
Max CL = 2
-5
200
167
133
-6
167
167
133
Units
MHz
MHz
MHz
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reason-
ably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications
unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev. D
05/18/2015
1
Power Supply Reference Design for Intel Atom Processor N270
This reference design is designed to power the Intel Atom N270 processor....
莫妮卡 Analogue and Mixed Signal
LED lamp made of bamboo DIY
[b][size=4][color=black]The memories of bamboo forests are beautiful and vivid. In the afternoon, the light shuttles between the bamboos, the breeze brings the rustling sound of bamboo leaves, and you...
qwqwqw2088 DIY/Open Source Hardware
tlc5510
Is there any tlc5510 code that can be used for debugging? I have been debugging for a long time but there is no effect....
贺巧玲 FPGA/CPLD
Paid consultation, urgent!!!!
How to generate a smooth curve by randomly clicking any number of points on the screen? It seems to be a quadratic spline algorithm. I wrote one myself but it doesn't work well. I hope someone who kno...
悟空714 Embedded System
Knowledge of interconnection between CML, PECL and LVDS
Knowledge of interconnection between CML, PECL and LVDS...
linda_xia Analog electronics
How to write assembly for NEC MCU - K0S
[i=s]This post was last edited by paulhyde on 2014-9-15 08:58[/i]...
fish001 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1800  2785  900  1002  2256  37  57  19  21  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号