EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1482V25-250AXC

Description
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
File Size546KB,31 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1482V25-250AXC Overview

72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM

CY7C1480V25
CY7C1482V25
CY7C1486V25
72-Mbit (2M x 36/4M x 18/1M x 72)
Pipelined Sync SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200 and 167 MHz
• Registered inputs and outputs for pipelined operation
• 2.5V core power supply
• 2.5V/1.8V I/O operation
• Fast clock-to-output time
— 3.0 ns (for 250-MHz device)
• Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Single Cycle Chip Deselect
• CY7C1480V25, CY7C1482V25 available in
JEDEC-standard lead-free 100-pin TQFP, lead-free and
non-lead-free 165-ball FBGA package. CY7C1486V25
available in lead-free and non-lead-free 209 ball FBGA
package.
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1480V25/CY7C1482V25/CY7C1486V25 SRAM
integrates 2M x 36/4M x 18/1M × 72 SRAM cells with
advanced synchronous peripheral circuitry and a two-bit
counter for internal burst operation. All synchronous inputs are
gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
1
), depth-expansion Chip Enables (CE
2
and CE
3
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
X
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two or four bytes wide as
controlled by the byte write control inputs. GW when active
LOW causes all bytes to be written.
The CY7C1480V25/CY7C1482V25/CY7C1486V25 operates
from a +2.5V core power supply while all outputs may operate
with either a +2.5 or +1.8V supply. All inputs and outputs are
JEDEC-standard JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
3.0
450
120
200 MHz
3.0
450
120
167 MHz
3.4
400
120
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com
Cypress Semiconductor Corporation
Document #: 38-05282 Rev. *G
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 24, 2006
[+] Feedback
IEEE Bus Operation of Discrete Resistor Verification Test System
There are several common steps to follow when programming and executing tolerance band and voltage coefficient tests. When performing these tests, each test point is configured and stored in the sourc...
Jack_ma Test/Measurement
Public welfare video "Lost Home"
[media=swf,500,375]http://player.youku.com/player.php/sid/XNDkxMTQ2OTAw/v.swf[/media]...
mmmllb Talking
[New Device] Latch-up-proof, 8K-ESD-resistant switch
[b]ADG5401 Features[/b] [list=1] [*]Trench isolation prevents latch-up. A dielectric trench separates the P-channel from the N-channel transistors, ensuring that latch-up does not occur even under sev...
dontium ADI Reference Circuit
IAR compiler stack push problem when calling function
When writing a 51 program using IAR, I found that some functions pushed the compiler return address onto the stack when they were called, but some functions did not push the return address onto the st...
junuo Embedded System
BeagleBone Study Notes 07_2012_10_10
Well, I'm going to start a thread to talk about circuit design. Today I finally started drawing. 1) RGB to VGA circuit, I used the ADI lab circuit. Wow, maylove, can you help me get some samples? 2pcs...
lyzhangxiang DSP and ARM Processors
Request STEVAL-IDB007V1 BLE Development Kit
[size=14px]As a student, I want to learn the STEVAL-IDB007V1 BLE development kit first. Recently, I am working on a wireless car project, but the wireless Bluetooth module I use has too many disadvant...
玉生烟 ST - Low Power RF

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1268  572  167  107  2864  26  12  4  3  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号