EEWORLDEEWORLDEEWORLD

Part Number

Search

GS816132DGT-400I

Description
SRAM 2.5 or 3.3V 512K x 32 16M
Categorystorage   
File Size318KB,37 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS816132DGT-400I Online Shopping

Suppliers Part Number Price MOQ In stock  
GS816132DGT-400I - - View Buy Now

GS816132DGT-400I Overview

SRAM 2.5 or 3.3V 512K x 32 16M

GS816132DGT-400I Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerGSI Technology
Product CategorySRAM
RoHSDetails
Memory Size18 Mbit
Organization512 k x 32
Access Time4 ns
Maximum Clock Frequency400 MHz
Interface TypeParallel
Supply Voltage - Max3.6 V
Supply Voltage - Min2.3 V
Supply Current - Max300 mA, 385 mA
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseTQFP-100
PackagingTray
Memory TypeSDR
TypePipeline/Flow Through
Moisture SensitiveYes
Factory Pack Quantity36
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165-bump BGA packages
available
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
(Single Cycle Deselect) pipelined synchronous SRAM. DCD
(Dual Cycle Deselect) versions are also available. SCD
SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs
immediately after the deselect command has been captured in
the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
operates on a 3.3 V or 2.5 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The
GS816118D(GT/D)/GS816132D(D)/GS816136D(GT/D)
is
an 18,874,368-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
1/37
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS816132DGT-400I Related Products

GS816132DGT-400I GS816132DGT-250I GS816132DGT-200I GS816132DGT-333 GS816132DGT-375I GS816132DGT-400 GS816132DGT-333I GS816132DGT-375 GS816132DGT-150
Description SRAM 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M
Product Category SRAM SRAM SRAM SRAM SRAM static random access memory static random access memory static random access memory static random access memory
Interface Type Parallel Parallel Parallel Parallel Parallel Parallel Parallel Parallel Parallel
Product Attribute Attribute Value Attribute Value Attribute Value Attribute Value Attribute Value - - - -
Manufacturer GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology - - - -
RoHS Details Details Details Details Details - - - -
Memory Size 18 Mbit 18 Mbit 18 Mbit 18 Mbit 18 Mbit - - - -
Organization 512 k x 32 512 k x 32 512 k x 32 512 k x 32 512 k x 32 - - - -
Access Time 4 ns 5.5 ns 6.5 ns 4.5 ns 4.2 ns - - - -
Maximum Clock Frequency 400 MHz 250 MHz 200 MHz 333 MHz 375 MHz - - - -
Supply Voltage - Max 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V - - - -
Supply Voltage - Min 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V - - - -
Supply Current - Max 300 mA, 385 mA 250 mA, 270 mA 230 mA, 230 mA 260 mA, 315 mA 290 mA, 370 mA - - - -
Minimum Operating Temperature - 40 C - 40 C - 40 C 0 C - 40 C - - - -
Maximum Operating Temperature + 85 C + 85 C + 85 C + 70 C + 85 C - - - -
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT - - - -
Package / Case TQFP-100 TQFP-100 TQFP-100 TQFP-100 TQFP-100 - - - -
Packaging Tray Tray Tray Tray Tray - - - -
Memory Type SDR SDR SDR SDR SDR - - - -
Type Pipeline/Flow Through Pipeline/Flow Through Pipeline/Flow Through Pipeline/Flow Through Pipeline/Flow Through - - - -
Moisture Sensitive Yes Yes Yes Yes Yes - - - -
Factory Pack Quantity 36 36 36 36 36 - - - -
Pulse code design (PCM coding design)
[color=black][font=宋体][size=10.5pt]By designing an FSK digital modulator system, students can have a preliminary understanding of the application of theoretical knowledge of communication principles i...
夏末渡伊 Analog electronics
Help: Confusion about the use of semaphores in uc/osii
I saw the following program (excerpt) in a book by Zhou Ligong: TASK0() { .......... while() { OSSemPend(Dispem,0,&err);//Wait for semaphore UART0_SendStr(str0); OSTimeDly(1); err = OSSemPost(DispSem)...
WTOAK33 Embedded System
AVR Questions for Beginners
I am doing an ADC experiment on AVR and connected the voltage to be measured to PA0. But why is the voltage of PA0 pin measured by a voltmeter when the program is running at full speed different from ...
QQ837477829 Embedded System
[RVB2601 Creative Application Development] Network Weather Clock
[i=s]This post was last edited by caxfan on 2022-6-4 23:20[/i] #Weather clock was originally intended to be a 3D printer controller. After studying RVB2601, I found that the resources were seriously i...
caxfan XuanTie RISC-V Activity Zone
The process of responding to interrupts in DSP
Interrupt Register Introduction   PIEIFRx (1-12) Interrupt Flag Register   PIEIERx (1-12) Interrupt Mask Register   There are 12 of each, each 16 bits wide, and only the first 8 bits are used to repre...
Aguilera DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1696  1508  798  781  1662  35  31  17  16  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号