EEWORLDEEWORLDEEWORLD

Part Number

Search

P102-03SC

Description
Low Skew Output Buffer
File Size201KB,6 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet Compare View All

P102-03SC Overview

Low Skew Output Buffer

PLL102-03
Low Skew Output Buffer
FEATURES
Frequency range 75 ~ 180MHz.
Internal phase locked loop will allow spread spec-
trum modulation on reference clock to pass to the
outputs (up to 100kHz SST modulation).
Zero input - output delay.
Less than 700 ps device - device skew.
Less than 250 ps skew between outputs.
Less than 150 ps cycle - cycle jitter.
Output Enable function tri-state outputs.
3.3V operation.
Available in 8-Pin 150mil SOIC
GREEN
package.
PIN CONFIGURATION
REF
CLK2
CLK1
GND
1
2
3
4
8
7
6
5
CLKOUT
CLK4
VDD
CLK3
PLL102-03
Remark
If REF clock is stopped for more than 10us after it has already been
provided to the chip, and after power-up, the output clocks will
disappear. In that instance, a full power-up reset is required in order
to reactivate the output clocks.
DESCRIPTION
The PLL102-03 is a high performance, low skew, low
jitter zero delay buffer designed to distribute high
speed clocks and is available in an 8-pin SOIC pack-
age. It has four outputs that are synchronized with the
input. The synchronization is established via CLKOUT
feed back to the input of the PLL. Since the skew be-
tween the input and output is less than
±350
ps, the
device acts as a zero delay buffer.
BLOCK DIAGRAM
REF
PLL
CLKOUT
CLK1
CLK2
CLK3
CLK4
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 02/23/06 Page 1

P102-03SC Related Products

P102-03SC P102-03SCL
Description Low Skew Output Buffer Low Skew Output Buffer
VCs are optimistic about IC design, saying that early stage investment is the most lacking
my country's IC design industry has been the focus of venture capital (VC) in the past two or three years. In particular, the successful listing of Vimicro and Actions Semiconductor last year has furt...
fighting FPGA/CPLD
[Transfer] How to read the Smith chart
The premise of using the Smith chart for impedance matching is to have a clear understanding of the relevant concepts. Take the impedance chart as an example: what is a normalized resistance chart (su...
dontium RF/Wirelessly
What kind of chip is the music integrated FD9300?
What kind of chip is the music integrated FD9300? Does anyone know the pin arrangement and function?...
pzsxl DIY/Open Source Hardware
CCS5 installation issues
CCS5 installation always asks for a license, how can I solve it?...
竹林海宝 Microcontroller MCU
What is the format of ROM/bin files and how are they processed?
What is the format of the ROM/bin file and how to process it? For example, in the [Display Settings], 1234512345 is found to be DF5FBBB9BA in the ROM of the mobile phone/MP4. What processing has been ...
GGRR Embedded System
The difference between single-port RAM, pseudo-dual-port RAM, dual-port RAM and FIFO
[size=4][color=#252525]The commonly used data cache IPs are FIFO and RAM, among which RAM is divided into single-port RAM, pseudo-dual-port RAM, and dual-port RAM. [/color] [color=#252525] The differe...
Aguilera DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1711  2754  1165  912  1876  35  56  24  19  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号