EEWORLDEEWORLDEEWORLD

Part Number

Search

PLL650-08SC

Description
Network LAN Clock Source
File Size214KB,5 Pages
ManufacturerPLL (PhaseLink Corporation)
Download Datasheet Compare View All

PLL650-08SC Overview

Network LAN Clock Source

PRELIMINARY
PLL650-08
Network LAN Clock Source
FEATURES
PIN CONFIGURATION
Full CMOS output swing with 40-mA output drive
capability. 25-mA output drive at TTL level.
Advanced, low power, sub-micron CMOS processes.
25MHz fundamental crystal or clock input.
1 output fixed at 100MHz , 1 output fixed at 125MHz .
Zero PPM synthesis error in all clocks.
Ideal for Network switches.
3.3V operation.
Available in 8-Pin 150mil SOIC
.
XIN
XOUT
GND
VDD
1
2
3
4
8
7
6
5
VDD
100MHz
GND
125MHz
PLL 650-08
DESCRIPTIONS
The PLL 650-08 is a low cost, low jitter, and high
performance clock synthesizer. With PhaseLink’s
proprietary analog Phase Locked Loop techniques, the chip
accepts 25MHz crystal, and produces multiple output
clocks for networking chips, and ASICs.
BLOCK DIAGRAM
100MHz
XIN
XOUT
XTAL
OSC
Control
Logic
125MHz
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 07/15/02 Page 1

PLL650-08SC Related Products

PLL650-08SC PLL650-08 PLL650-08SM PLL650-08SI
Description Network LAN Clock Source Network LAN Clock Source Network LAN Clock Source Network LAN Clock Source

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1534  2546  933  675  2123  31  52  19  14  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号