EEWORLDEEWORLDEEWORLD

Part Number

Search

511JCA133M000BAGR

Description
Standard Clock Oscillators Single Frequency XO, OE Pin 1
CategoryPassive components   
File Size651KB,31 Pages
ManufacturerSilicon Laboratories
Download Datasheet Parametric View All

511JCA133M000BAGR Online Shopping

Suppliers Part Number Price MOQ In stock  
511JCA133M000BAGR - - View Buy Now

511JCA133M000BAGR Overview

Standard Clock Oscillators Single Frequency XO, OE Pin 1

511JCA133M000BAGR Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerSilicon Laboratories
Product CategoryStandard Clock Oscillators
Frequency133 MHz
Frequency Stability30 PPM
Load Capacitance15 pF
Operating Supply Voltage1.8 V
Supply Voltage - Min1.71 V
Supply Voltage - Max1.89 V
Output FormatLVDS
Termination StyleSMD/SMT
Package / Case5 mm x 3.2 mm
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
Length5 mm
Width3.2 mm
Height1.17 mm
PackagingBox
Current Rating19 mA
TypeCrystal Oscillator
Duty Cycle - Max52 %
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Si510/511
Rev. 1.3 12/17
Copyright © 2017 by Silicon Laboratories
I also received a laptop bag unexpectedly
Yesterday afternoon, I was planting rice in the rice field when I received a call from the courier. They asked where it was sent from and said it was from Texas Instruments. I was surprised at the tim...
wangfuchong Microcontroller MCU
Error when compiling bsp: unsupported relocation type
编译提示信息:ldppc -o tmp.o -X -N-e sysGxClockInit sysGxClock.o \-Ttext 00C00000 bootConfig.o version.o sysALib.o sysLib.o\--start-group -LD:\embed\Tornado2.2\target\lib\ppc\PPC440\gnu_x5 -LD:\embed\Tornado...
xuan0912 Embedded System
Design Guide for Next Generation Multimedia SoC
Design Guide for Next Generation Multimedia SoC...
Fredniu Embedded System
TI and ST ZigBee module networking performance test
[align=left][color=#000000]Some time ago, I received a project to monitor [font=Calibri]XX[/font] data in a certain scenic area in Hangzhou. Since the area is relatively large, there are more than [fo...
MaggicZ Integrated technical exchanges
Please tell me the chip pin distribution and function of TMS320C5509
I am a novice, please tell me the chip pin distribution and function of TMS320C5509 and the pin distribution of EPM570...
yanfengzhu Embedded System
LM3S811 Learning Experience 5--GPIO Output Program Flow
Program flow of GPIO output:1) Clock initialization (set LDO output voltage, set system clock; 2) Enable the corresponding peripherals (GPIO); 3) Set the input and output type of each bit of the GPIO ...
qwertyuiop11111 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2678  1385  920  476  2211  54  28  19  10  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号