EEWORLDEEWORLDEEWORLD

Part Number

Search

531HC908M000DG

Description
CMOS/TTL Output Clock Oscillator, 908MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531HC908M000DG Overview

CMOS/TTL Output Clock Oscillator, 908MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531HC908M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency908 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Help, spi and eeprom conflict in stm8l
I use stm8l as the auxiliary cpu in a dual cpu system, and use spi to connect to the main cpu. stm8l is a slave device on spi. When debugging stm8l alone, the eeprom in the chip can be read and writte...
xzhy stm32/stm8
Many places are competing to deploy 5G to accelerate the realization of autonomous driving
This year's government work report proposed to strengthen the construction of new infrastructure, develop a new generation of information networks, and expand 5G applications. In the past year of comm...
zqy1111 RF/Wirelessly
Introduction to coldfire v2
Upload a PPT of coldfire v2 core, which introduces the instruction set addressing mode and interrupt handling of v2 core. For reference...
bluehacker NXP MCU
About the verification of CRC code
[size=16px][size=11px]Let the generating polynomial be G(X)=X^3+X+1; it is a 4-digit polynomial, (why), so the remainder is 3 digits (why)? According to the formula M(x)*x(^k-1)+R(x)=Q(x)*G(x), the 3-...
guangxv Embedded System
Questions about the input impedance in the datasheet?
[i=s] This post was last edited by dontium on 2015-1-23 11:33 [/i] [align=left][backcolor=rgb(255,255,255)][size=4]When looking at many chip datasheets, I found that their description method is like t...
模拟IC Analogue and Mixed Signal
Is the handheld learning machine a single-chip microcomputer?
Hey guys, I visited a company a few days ago. There was a learning machine (it seems to be sold in the market as "EE Star"), which had games, calculators, test questions, etc. The development language...
aiwenwen Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2097  947  2033  2682  2307  43  20  41  54  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号