EEWORLDEEWORLDEEWORLD

Part Number

Search

531DC1238M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1238MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531DC1238M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1238MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531DC1238M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1238 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Showing the process of WEBENCH design + the attempt of position sensor
Because I have never used TI's position sensing solution. Today, I will try the design provided by WEBENCH. Typical TI-related sensors include LDC1000. The introduction is as follows Let's try to use ...
lonerzf Analogue and Mixed Signal
I would like to ask you seniors, 32-bit variables are disturbed by interrupts?
uint16 moniliangruanjianjizhun(uint16 a,uint16 b) //Analog software benchmark calculation{unsigned long int c,d;if(a>=b) a=0xffff;else{//_asm("sim"); //The calculation is normal after disabling interr...
cd001 stm32/stm8
Analysis of the difficulties of Problem G in the 2019 National Olympiad in Informatics
The 2019 National College Student Electronics Contest G is a typical high-frequency circuit and communication topic. Its summary is as follows: Design and manufacture a dual-channel voice simultaneous...
gmchen Electronics Design Contest
A strange problem about adding devfs under linux2.6.26.
I want to add devfs under Linux 2.6.26. I changed the compilation option in fs/Kconfig , that is, defined CONFIG_DEVFS_FS, but when compiling the kernel, an error occurred: driver/built-in.o:In functi...
dianzijie5 ARM Technology
Request fan key scanning program
Please teach me how to scan the buttons of this fan circuit!!! Thank you!! Urgent...
sun1102 51mcu
  Advanced control software and DCS human-machine interface design
Starting from the actual application of advanced control software, this paper explains how to solve the design problem of the operation interface between advanced control software and DCS. Since advan...
frozenviolet Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 849  23  2305  7  1326  18  1  47  27  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号