EEWORLDEEWORLDEEWORLD

Part Number

Search

530SB1369M00DGR

Description
LVDS Output Clock Oscillator, 1369MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530SB1369M00DGR Overview

LVDS Output Clock Oscillator, 1369MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SB1369M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1369 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Some schematic design tips
When we are working on some large or medium-sized IC schematic libraries or IC schematic libraries containing multiple op amps, we often need to divide them into several parts. The specific operation ...
heningbo PCB Design
How to use C2000 CLA and solutions to common CLA memory problems
Author: Chen Yang, Benjamin Zhou, Strong ZhangCLA (Control Law Accelerator) is an independent programmable 32-bit floating-point digital processing unit designed for fast trigger response and mathemat...
alan000345 Microcontroller MCU
First, let's take a look at Proteus 7.5, version number Proteus 7.5 BETA (7.05.00.00)
●As we all know, the crack of Proteus Pro 7.4 SP3 is not yet complete, while Proteus Pro 7.5 beta has been out for nearly a month. ●Learn about the new PCB design features, simulation features, new VS...
llllll Analog electronics
FPGA Basics 1
FPGA is the abbreviation of Field-Programmable Gate Array, which is a product further developed on the basis of programmable devices such as PAL, GAL, CPLD, etc. It emerged as a semi-custom circuit in...
eeleader FPGA/CPLD
Thinking of Beijing, is it easy to find C and VC?
Graduated from computer science in 2005. From June 2005 to date, I have been engaged in software development in a research institute under XX Group: a) Participated in the research and development of ...
aninas Embedded System
Xiaoming and t_shaojun126, please come in
Xiao Ming, I was a little rash in speaking without asking the specific situation, but it was unintentional. However, I still wanted to help you answer the question, despite my limited level and time.S...
wangfuchong Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2344  2355  1387  1156  2508  48  28  24  51  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号