EEWORLDEEWORLDEEWORLD

Part Number

Search

PDU16F-2

Description
6-BIT PROGRAMMABLE DELAY LINE (SERIES PDU16F)
Categorylogic    logic   
File Size41KB,5 Pages
ManufacturerData Delay Devices
Environmental Compliance
Download Datasheet Parametric View All

PDU16F-2 Overview

6-BIT PROGRAMMABLE DELAY LINE (SERIES PDU16F)

PDU16F-2 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerData Delay Devices
Parts packaging codeDIP
package instructionDIP, DIP24,.3
Contacts24
Reach Compliance Codecompli
JESD-30 codeR-XDIP-T24
JESD-609 codee3
length32.258 mm
Logic integrated circuit typeACTIVE DELAY LINE
Number of functions1
Number of taps/steps63
Number of terminals24
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityCOMPLEMENTARY
Package body materialUNSPECIFIED
encapsulated codeDIP
Encapsulate equivalent codeDIP24,.3
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Maximum supply current (ICC)74 mA
programmable delay lineYES
Prop。Delay @ Nom-Su140 ns
Certification statusNot Qualified
Maximum seat height7.747 mm
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyHYBRID
Temperature levelCOMMERCIAL
Terminal surfaceTIN
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)126 ns
width7.62 mm
PDU16F
6-BIT PROGRAMMABLE
DELAY LINE
(SERIES PDU16F)
FEATURES
Digitally programmable in 64 delay steps
Monotonic delay-versus-address variation
Two separate outputs: inverting & non-inverting
Precise and stable delays
Input & outputs fully TTL interfaced & buffered
10 T
2
L fan-out capability
Fits standard 24-pin DIP socket
Auto-insertable
OUT/
OUT
EN/
GND
N/C
IN
N/C
GND
N/C
N/C
EN/
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
data
3
®
delay
devices,
inc.
PACKAGES
VCC
A0
A1
A2
VCC
N/C
N/C
N/C
VCC
A3
A4
A5
PDU16F-xx
DIP
PDU16F-xxA4
Gull-Wing
PDU16F-xxB4
J-Lead
PDU16F-xxM
Military DIP
PDU16F-xxMC4
Military Gull-Wing
FUNCTIONAL DESCRIPTION
The PDU16F-series device is a 6-bit digitally programmable delay line.
The delay, TD
A
, from the input pin (IN) to the output pins (OUT, OUT/)
depends on the address code (A5-A0) according to the following formula:
TD
A
= TD
0
+ T
INC
* A
PIN DESCRIPTIONS
IN
OUT
OUT/
A0-A5
EN/
VCC
GND
Delay Line Input
Non-inverted Output
Inverted Output
Address Bits
Output Enable
+5 Volts
Ground
where A is the address code, T
INC
is the incremental delay of the device,
and TD
0
is the inherent delay of the device. The incremental delay is
specified by the dash number of the device and can range from 0.5ns through 10ns, inclusively. The
enable pins (EN/) are held LOW during normal operation. These pins must always be in the same state
and may be tied together externally. When these signals are brought HIGH, OUT and OUT/ are forced
into LOW and HIGH states, respectively. The address is not latched and must remain asserted during
normal operation.
SERIES SPECIFICATIONS
Programmed delay tolerance:
5% or 1ns,
whichever is greater
Inherent delay (TD
0
):
9ns typical (OUT)
8ns typical (OUT/)
Setup time and propagation delay:
Address to input setup (T
AIS
):
5ns
Disable to output delay (T
DISO
):
6ns typ. (OUT)
Operating temperature:
0° to 70° C
Temperature coefficient:
100PPM/°C (excludes TD
0
)
Supply voltage V
CC
:
5VDC
±
5%
Supply current:
I
CCH
= 74ma
I
CCL
= 30ma
Minimum pulse width:
10% of total delay
DASH NUMBER SPECIFICATIONS
Part
Number
PDU16F-.5
PDU16F-1
PDU16F-2
PDU16F-3
PDU16F-4
PDU16F-5
PDU16F-6
PDU16F-8
PDU16F-10
Incremental Delay
Per Step (ns)
.5
±
.3
1
±
.5
2
±
.5
3
±
1.0
4
±
1.0
5
±
1.0
6
±
1.0
8
±
1.0
10
±
1.5
Total Delay
Change (ns)
31.5
±
1.6
63
±
3.2
126
±
6.3
189
±
9.5
252
±
12.6
315
±
15.8
378
±
18.9
504
±
25.2
630
±
31.5
NOTE: Any dash number between .5 and 10 not
shown is also available.
©
1997 Data Delay Devices
Doc #97004
1/13/97
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1
Please tell me the purpose of s3c44b0 pseudo instruction OPT
The function of the OPT pseudo-instruction is to set the output selection of the source code list, including forced page break, forced line number to zero, etc. 1. Where is the code list generated aft...
kknd21cn Embedded System
Detecting muscle electrical signals to achieve gesture control (IoTT Caravan) - EEWORLD University
Detecting muscle electrical signals to achieve gesture control (IoTT Caravan) : https://training.eeworld.com.cn/course/2220...
chenyy DIY/Open Source Hardware
Paper Cutting Art
From Guokr.com...
maychang Talking
TMS320C6655/57 Fixed-Point and Floating-Point Digital Signal Processors
The TMS320C6655/57 DSP is the highest performance fixed-point/floating-point DSP built on TI's KeyStone multicore architecture. Using the new innovative C66x DSP core, this device can run at frequenci...
Jacktang DSP and ARM Processors
How to write the code for MP3 player in PDA using C# under WinCE? It seems that there is no winmm.dll.
It seems that there is no winmm.dll in WinCE. Does anyone know where to find these materials? Thank you. I will post them in time. I hope you can send me some good materials for reference. I have neve...
yyyjjj Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2409  2655  1418  972  1137  49  54  29  20  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号