EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD44164184AF5-E37Y-EQ2

Description
IC,SYNC SRAM,DDR,1MX18,CMOS,BGA,165PIN,PLASTIC
Categorystorage    storage   
File Size378KB,40 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric View All

UPD44164184AF5-E37Y-EQ2 Overview

IC,SYNC SRAM,DDR,1MX18,CMOS,BGA,165PIN,PLASTIC

UPD44164184AF5-E37Y-EQ2 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeBGA
Contacts165
Reach Compliance Codeunknow
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Maximum clock frequency (fCLK)270 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
memory density18874368 bi
Memory IC TypeSTANDARD SRAM
memory width18
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
organize1MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum standby current0.31 A
Minimum standby current1.7 V
Maximum slew rate0.43 mA
surface mountYES
technologyCMOS
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Base Number Matches1
DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD44164084A, 44164094A, 44164184A, 44164364A
18M-BIT DDRII SRAM
4-WORD BURST OPERATION
Description
The
μ
PD44164084A is a 2,097,152-word by 8-bit, the
μ
PD44164094A is a 2,097,152-word by 9-bit, the
μ
PD44164184A
is a 1,048,576-word by 18-bit and the
μ
PD44164364A is a 524,288-word by 36-bit synchronous double data rate static
RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
μ
PD44164084A,
μ
PD44164094A,
μ
PD44164184A and
μ
PD44164364A integrate unique synchronous peripheral
circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on the positive
edge of K and K#.
These products are suitable for application which require synchronous operation, high speed, low voltage, high density
and wide bit configuration.
These products are packaged in 165-pin PLASTIC BGA.
Features
1.8 ± 0.1 V power supply
165-pin PLASTIC BGA (13 x 15)
HSTL interface
PLL circuitry for wide output data valid window and future frequency scaling
Pipelined double data rate operation
Common data input/output bus
Four-tick burst for reduced address frequency
Two input clocks (K and K#) for precise DDR timing at clock rising edges only
Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
Internally self-timed write control
Clock-stop capability. Normal operation is restored in 1,024 cycles after clock is resumed.
User programmable impedance output
<R>
Fast clock cycle time : 3.3 ns (300 MHz), 3.7 ns (270 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
Simple control logic for easy depth expansion
JTAG boundary scan
<R>
Operating ambient temperature: Commercial T
A
= 0 to +70°C
Industrial
T
A
= –40 to +85°C
(-E33, -E40, -E50)
(-E37Y, -E40Y, -E50Y)
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M17768EJ3V0DS00 (3rd edition)
Date Published February 2007 NS CP(N)
Printed in Japan
The mark <R> shows major revised points.
2006
The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.
Can dsp28335 be configured with two spis at the same time? One in master mode and one in slave mode.
Can dsp28335 be configured with two spis at the same time? One is configured as a master mode and only connects SPICLK, SPISTE, SPISIMO. One is configured as a slave mode and only connects SPICLK, SPI...
iivicka0n9d1y1 Microcontroller MCU
Packaging Description
Packaging Description...
sugui PCB Design
Why does the Platform Builder 5.0 installation on my computer always roll back at the end?
Why does Platform Builder 5.0 always roll back when I install it on my computer? This happens several times, but it works fine on other computers. How can I solve this problem without reinstalling the...
wxwy Embedded System
Study on DC Bias Magnetization of SPWM Full-bridge Inverter Controlled by DSP
Study on DC Biasing of SPWM Full-bridge Inverter Controlled by DSPAbstract: A control scheme based on DSP to eliminate the DC bias problem of SPWM full-bridge inverter is proposed. It is implemented u...
zbz0529 DSP and ARM Processors
STMicroelectronics Industry Summit 2020 invites you to attend!
Technology is wonderful with the "core", STMicroelectronics is with you! As a pioneer with more than 18,500 industry-leading patents, STMicroelectronics has become synonymous with long-term leadership...
eric_wang Robotics Development
Google's No. 1 Beauty's Workflow
300) {this.resized=true; this.width=300;}"> From our previous article about Google's most beautiful woman Marissa Mayer , you already know how great this female vice president of Google is. However, g...
dd999 Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1338  1884  2634  67  2795  27  38  54  2  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号