EEWORLDEEWORLDEEWORLD

Part Number

Search

510JCA25M0000BAG

Description
SINGLE FREQUENCY XO, OE PIN 2 (O
CategoryPassive components   
File Size683KB,31 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

510JCA25M0000BAG Online Shopping

Suppliers Part Number Price MOQ In stock  
510JCA25M0000BAG - - View Buy Now

510JCA25M0000BAG Overview

SINGLE FREQUENCY XO, OE PIN 2 (O

510JCA25M0000BAG Parametric

Parameter NameAttribute value
typeXO (Standard)
frequency25MHz
Functionenable/disable
outputLVDS
Voltage - Power1.8V
frequency stability±20ppm
Absolute pulling range (APR)-
Operating temperature-40°C ~ 85°C
Current - Power (maximum)23mA
grade-
Installation typesurface mount
Package/casing6-SMD, no leads
size/dimensions0.197" long x 0.126" wide (5.00mm x 3.20mm)
Height - Installation (maximum)0.050"(1.28mm)
Current - Power (disabled) (maximum)18mA
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
Ask for some questions about fast charging technology
[backcolor=rgb(239, 245, 249)]This is my first time to design a charger, and I have a general understanding of the QC2.0 fast charging standard. It uses the voltage of D+D- to interact between the ada...
b01010101 Power technology
Three Effective Methods for Jitter Measurement
Whenever you test datacom ICs or test telecommunications networks, you need to test jitter. Jitter is the difference between the edges that should be present on a digital signal and the edges that act...
小艾 Test/Measurement
Playing with Zynq Part 7 - Ubuntu and Windos file transfer tool WinSCP
[i=s] This post was last edited by ove learning makes me happy on 2019-12-6 17:11 [/i]1 WinSCP OverviewAlthough we have a virtual machine and can install an Ubuntu operating system under the Windows o...
ove学习使我快乐 FPGA/CPLD
How to analyze arm coredump file
I ran a program on ARM9 and it crashed, generating a coredump file. I then tried to analyze the coredump file on an x86 machine using arm-linux-gdb, [root@localhost gp2x]# arm-linux-gdb -c core GNU gd...
gdaddma ARM Technology
Received the "lucky bag" sent by the forum
[i=s] This post was last edited by zhangdaijinqf on 2016-3-9 10:59 [/i] I received a "lucky bag" from the forum this morning, which is an NXP LPC1500 evaluation board! Thank you forum!! Here are the p...
zhangdaijinqf Talking
Help: EVC ported to VS2005, the generated release cannot be executed by double clicking
I used the file generated by evc4.0 to open it directly with vs2005. After modification, I used the deployment function and the program executed normally. However, after copying the generated exe file...
aahellaa1 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2770  209  678  2467  2907  56  5  14  50  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号