EEWORLDEEWORLDEEWORLD

Part Number

Search

516BAA000806AAG

Description
VCXO; DIFF/SE; DUAL FREQ; 0.1-25
CategoryPassive components   
File Size616KB,24 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

516BAA000806AAG Online Shopping

Suppliers Part Number Price MOQ In stock  
516BAA000806AAG - - View Buy Now

516BAA000806AAG Overview

VCXO; DIFF/SE; DUAL FREQ; 0.1-25

516BAA000806AAG Parametric

Parameter NameAttribute value
typeVCXO
Frequency - Output 1161.132812MHz, 173.370747MHz
Frequency - Output 2-
Frequency - Output 3-
Frequency - Output 4-
Functionenable/disable
outputLVDS
Voltage - Power3.3V
frequency stability±20ppm
Operating temperature-40°C ~ 85°C
Current - Power (maximum)26mA
size/dimensions0.276" long x 0.197" wide (7.00mm x 5.00mm)
high0.071"(1.80mm)
Package/casing6-SMD, no leads
Current - Power (disabled) (maximum)22mA
Si516
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R YS TA L
O
SCILLATOR
(VCXO) 100 k H
Z T O
250 MH
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Two selectable output frequencies
Low-jitter operation
Short lead times: <2 weeks
AT-cut fundamental mode crystal
ensures high reliability/low aging
High power supply noise rejection
1% control voltage linearity
Available CMOS, LVPECL,
LVDS, and HCSL outputs
Optional 1:2 CMOS fanout buffer
3.3 and 2.5 V supply options
Industry-standard 5x7, 3.2x5, and
2.5x3.2 mm packages
Pb-free/RoHS-compliant
Selectable Kv (60, 90, 120,
150 ppm/V)
Si5602
5
X
7
MM
, 3.2
X
5
MM
2.5
X
3.2
MM
Ordering Information:
See page 14.
Applications
SONET/SDH/OTN
PON
Low Jitter PLLs
xDSL
Broadcast video
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si516 dual frequency VCXO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz. Unlike a
traditional VCXO where a different crystal is required for each output
frequency, the Si516 uses one fixed crystal and Silicon Labs’ proprietary
synthesizer to generate any frequency across this range. This IC-based
approach allows the crystal resonator to provide enhanced reliability,
improved mechanical robustness, and excellent stability. In addition, this
solution provides superior control voltage linearity and supply noise
rejection, improving PLL stability and simplifying low jitter PLL design in
noisy environments. The Si516 is factory-configurable for a wide variety of
user specifications, including frequency, supply voltage, output format,
tuning slope and stability. Specific configurations are factory-programmed at
time of shipment, eliminating long lead times and non-recurring engineering
charges associated with custom frequency oscillators.
Vc 1
FS
GND
2
3
6 V
DD
5 NC
4 CLK
CMOS Dual VCXO
Vc
FS
G ND
1
2
3
6 V
DD
5 CLK–
4 CLK+
LVPECL/LVDS/HCSL/Dual CM OS
Dual VCXO
Functional Block Diagram
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si516
How to write the interrupt vector table for C55X? Does anyone have a good idea?
How to write the interrupt vector table for C55X? Does anyone have a good idea? Can anyone give me a detailed introduction?...
xiaoqzq DSP and ARM Processors
TM4C1294NCPDT demonstrates the demo program of DK-TM4C129X!
TM4C1294NCPDT demonstrates the demo program of DK-TM4C129X! TM4C1294NCPDT does not have an LCD controller, only the BGA package has it, so it can only simulate IOThis time [size=14px] the GUI of the d...
蓝雨夜 Microcontroller MCU
ST FAE Answer: Reference circuit for replacing BlueNRG's balun BALF-NRG-02D3 with discrete devices
Netizen @千本樱大白asked: If BlueNRG 's balun BALF-NRG-02D3 is replaced with discrete devices, is there any reference circuit? ST FAE Answer:...
nmg ST - Low Power RF
[AN-745 Application Note] Implementing Automatic Offset Compensation on the AD9985
概述:AD9985集成自动偏移补偿功能。自动偏移补偿功能通过监控各ADC在箝位期间的输出并计算所需的偏移设置来工作,从而产生给定的输出代码。...
EEWORLD社区 ADI Reference Circuit
How to understand TIDesigns?
In November 2013, Texas Instruments launched the TIDesigns reference design library, which is said to be the richest and most comprehensive in the industry, providing a wide range of analog, embedded ...
fads TI Technology Forum
Modelsim simulation error
** Warning: (vsim-3010) ** Warning: (vsim-3011) ** Warning: (vsim-3012) ** Warning: (vsim-3013) ** Warning: (vsim-3014) ** Warning: (vsim-3015) ** Warning: (vsim-3016) ** Warning: (vsim-3017) ** Warni...
eeamic FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 319  848  466  2525  2472  7  18  10  51  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号