EEWORLDEEWORLDEEWORLD

Part Number

Search

DM74ALS175M_NL

Description
D Flip-Flop, ALS Series, 1-Func, Positive Edge Triggered, 4-Bit, Complementary Output, TTL, PDSO16, 0.150 INCH, LEAD FREE, MS-012, SOIC-16
Categorylogic   
File Size321KB,9 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

DM74ALS175M_NL Overview

D Flip-Flop, ALS Series, 1-Func, Positive Edge Triggered, 4-Bit, Complementary Output, TTL, PDSO16, 0.150 INCH, LEAD FREE, MS-012, SOIC-16

DM74ALS175M_NL Parametric

Parameter NameAttribute value
MakerFairchild
Parts packaging codeSOIC
package instructionSOP,
Contacts16
Reach Compliance Codeunknown
Is SamacsysN
seriesALS
JESD-30 codeR-PDSO-G16
JESD-609 codee3/e4
length9.9 mm
Logic integrated circuit typeD FLIP-FLOP
Number of digits4
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
propagation delay (tpd)17 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyTTL
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN/NICKEL PALLADIUM GOLD
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Trigger typePOSITIVE EDGE
width3.9 mm
minfmax50 MHz
Base Number Matches1
DM74ALS174, DM74ALS175 Hex/Quad D-Type Flip-Flops with Clear
May 2007
DM74ALS174, DM74ALS175
Hex/Quad D-Type Flip-Flops with Clear
Features
Advanced oxide-isolated ion-implanted Schottky
tm
General Description
These positive-edge-triggered flip-flops utilize TTL
circuitry to implement D-type flip-flop logic. Both have an
asynchronous clear input, and the quad (DM74ALS175)
version features complementary outputs from each
flip-flop.
Information at the D inputs meeting the setup time
requirements is transferred to the Q outputs on the
positive-going edge of the clock pulse. Clock triggering
occurs at a particular voltage level and is not directly
related to the transition time of the positive-going pulse.
When the clock input is at either the HIGH or LOW level,
the D input signal has no effect at the output.
TTL process
Pin and functional compatible with LS family
counterpart
Typical clock frequency maximum is 80MHz
Switching performance guaranteed over full
temperature and V
CC
supply range
Ordering Information
Ordering
Code
DM74ALS174M
DM74ALS174SJ
DM74ALS175M
DM74ALS175SJ
DM74ALS175N
Package
Number
M16A
M16D
M16A
M16D
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering number.
©1986 Fairchild Semiconductor Corporation
DM74ALS174, DM74ALS175 Rev. 1.2
www.fairchildsemi.com

DM74ALS175M_NL Related Products

DM74ALS175M_NL DM74ALS175MX_NL DM74ALS175N_NL
Description D Flip-Flop, ALS Series, 1-Func, Positive Edge Triggered, 4-Bit, Complementary Output, TTL, PDSO16, 0.150 INCH, LEAD FREE, MS-012, SOIC-16 D Flip-Flop, ALS Series, 1-Func, Positive Edge Triggered, 4-Bit, Complementary Output, TTL, PDSO16, 0.150 INCH, MS-012, SOIC-16 D Flip-Flop, ALS Series, 1-Func, Positive Edge Triggered, 4-Bit, Complementary Output, TTL, PDIP16, 0.300 INCH, LEAD FREE, PLASTIC, MS-001, DIP-16
Maker Fairchild Fairchild Fairchild
Parts packaging code SOIC SOIC DIP
package instruction SOP, 0.150 INCH, MS-012, SOIC-16 DIP,
Contacts 16 16 16
Reach Compliance Code unknown compliant unknown
series ALS ALS ALS
JESD-30 code R-PDSO-G16 R-PDSO-G16 R-PDIP-T16
JESD-609 code e3/e4 e3 e3
length 9.9 mm 9.9 mm 19.305 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
Number of digits 4 4 4
Number of functions 1 1 1
Number of terminals 16 16 16
Maximum operating temperature 70 °C 70 °C 70 °C
Output polarity COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP DIP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE IN-LINE
propagation delay (tpd) 17 ns 17 ns 17 ns
Certification status Not Qualified Not Qualified Not Qualified
Maximum seat height 1.75 mm 1.75 mm 5.08 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V 5 V
surface mount YES YES NO
technology TTL TTL TTL
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface MATTE TIN/NICKEL PALLADIUM GOLD Matte Tin (Sn) MATTE TIN
Terminal form GULL WING GULL WING THROUGH-HOLE
Terminal pitch 1.27 mm 1.27 mm 2.54 mm
Terminal location DUAL DUAL DUAL
Trigger type POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 3.9 mm 3.9 mm 7.62 mm
minfmax 50 MHz 50 MHz 50 MHz
Base Number Matches 1 1 -
Date Spring - Catch the Tail of Spring
[i=s]This post was last edited by azhiking on 2020-5-9 22:29[/i]There are large areas of poppies inside, which have not yet bloomed.The poppy is in bloom. It was too hot, so I just took a photo. The a...
azhiking Talking
Chengdu Blackfin Development Network
A professional development website based on ADI Blackfin platform, project cooperation, resource sharing, data burning www.cdblackfin.com QQ: 402982 MSN: bobworld@163.com...
123654 Embedded System
[Xiao Meige FPGA Advanced Tutorial] Chapter 9 Serial Oscilloscope Download Based on Serial Port Hunter Software
[b]4. Basic Principles of DDS[/b] [color=#000][size=15px]Note: The content of this article is excerpted from the textbook "EDA Experiment and Practice" written by Zhou Ligong, pages 196-197. [/size][/...
芯航线跑堂 FPGA/CPLD
The minimum input voltage of a single-supply VI converter op amp is related to the load
[i=s]This post was last edited by 1nnocent on 2021-4-9 09:08[/i]The schematic diagram is as follows: If the input of a single-power op amp is not rail-to-rail, the op amp cannot input a signal close t...
1nnocent Analog electronics
Show the WEBENCH design process + multi-channel load power supply design solution
Designing a multi-load power supply using WEBENCH Design requirements: Design a 3-way power supply. Input range DC18V~DC26V, output 5V@2A, 3.3V@1A, [email]1.9V@0.5A[/email] three-way power supply. Amo...
ltbytyn Analogue and Mixed Signal
Analyze the internal circuit of an LED bulb
[backcolor=rgb(239, 245, 249)][size=14px]This is the internal circuit of an LED bulb I copied. I don't quite understand it. The output voltage of the bridge stack should be 310V. Why is such a small c...
House1989 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 752  2297  1670  1684  2882  16  47  34  59  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号