EEWORLDEEWORLDEEWORLD

Part Number

Search

KMPC860PCVR66D4

Description
IC MPU MPC8XX 66MHZ 357BGA
Categorysemiconductor    The embedded processor and controller   
File Size230KB,2 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric View All

KMPC860PCVR66D4 Overview

IC MPU MPC8XX 66MHZ 357BGA

KMPC860PCVR66D4 Parametric

Parameter NameAttribute value
core processorMPC8xx
Number of cores/bus width1 코어, 32 bits
speed66MHz
Coprocessor/DSPCommunications; CPM
RAM controllerDRAM
graphics accelerationnone
display and interface controller-
Ethernet10 Mbps(4),10/100 Mbps(1)
SATA-
USB-
Voltage - I/O3.3V
Operating temperature-40°C ~ 95°C(TA)
security features-
Package/casing357-BBGA
Supplier device packaging357-PBGA(25x25)
Additional interfaceHDLC/SDLC,I²C,IrDA,PCMCIA,SPI,TDM,UART/USART
Integrated Communications Processors
MPC860 PowerQUICC
Family
Freescale Semiconductor’s PowerQUICC™
MPC860 family is designed to deliver a
versatile, on-chip integrated processor and
peripheral combination that can be used in
a variety of controller applications—excelling
particularly in communications and networking
products. Providing functionality beyond
the MPC850 family, the MPC860 family
and MPC855T derivative are engineered
to provide higher performance in all areas
of device operation including flexibility,
extensions in capability and integration.
The MPC860 architecture integrates two
processing blocks: the embedded 8xx core
compatible with the Power Architecture™
technology instruction-set architecture (ISA),
and the communications processor module
(CPM). The CPM is a dedicated RISC-based
communications engine designed to support
four serial communications controllers (SCCs),
providing a total of eight serial channels: four
SCCs, two serial management controllers
(SMCs), one serial peripheral interface (SPI)
and one I
2
C interface. This dual-processor
architecture is designed to provide superior
performance over traditional architectures
because the CPM offloads communications
intensive processing from the embedded 8xx
core. This partitioning frees up the 8xx core to
perform other system functions.
SCC1
SCC2
SCC3
SCC4
MPC860 Block Diagram
4 KB or 16 KB
I-Cache
Instruction
Bus
Embedded
8xx
Core
4 KB or 8 KB
D-Cache
Load/Store
Bus
Fast Ethernet
Controller
DMAs
FIFOs
10/100 Base-T
Media Access
Control
MII
Parallel I/O
Baud Rate
Generators
Parallel
Port Pins
Four
Timers
Interrupt
Control
Dual-Port
RAM
Virtual IDMA
and
16 Serial DMA
D-MMU
I-MMU
Unified Bus
System Interface Unit
Memory Controller
Bus Interface Unit
System Functions
Real-Time Clock
PCMCIA Interface
32-bit Controller
and Program ROM
Timer
SMC1
SMC2
SPI
I
2
C
Time Slot Assigner
Serial Interface
Key Features
• Power Architecture Technology
Embedded 8xx core
• 4 KB instruction cache and 4 KB data
cache (16 KB instruction cache and
8 KB data cache available) in MPC860P
and MPC860DP
• Powerful memory controller and
system functions
• Efficient architecture that involves
a separate RISC processor (CPM) for
handling communications
• Up to four serial communications
controllers (SCC)
• Support for Ethernet, Fast Ethernet,
HDLC, asynchronous transfer mode (ATM)
and more
• Two SMCs, one SPI and one I
2
C
• Additional support features, including
timers, baud rate generators, etc.
• 8K dual-port RAM
• Available at 50, 66 and 80 MHz in a
357-pin RoHS compliant PBGA package
• Strong third-party tool support through
Freescale’s Design Alliance Program

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2833  871  2403  1890  2535  58  18  49  39  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号