EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL50018GAG2

Description
2 K Digital Switch with Enhanced Stratum 3 DPLL
CategoryWireless rf/communication    Telecom circuit   
File Size928KB,136 Pages
ManufacturerZarlink Semiconductor (Microsemi)
Websitehttp://www.zarlink.com/
Download Datasheet Parametric Compare View All

ZL50018GAG2 Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL50018GAG2 - - View Buy Now

ZL50018GAG2 Overview

2 K Digital Switch with Enhanced Stratum 3 DPLL

ZL50018GAG2 Parametric

Parameter NameAttribute value
MakerZarlink Semiconductor (Microsemi)
package instructionBGA,
Reach Compliance Codeunknown
JESD-30 codeS-PBGA-B256
JESD-609 codee1
length17 mm
Number of functions1
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Maximum seat height1.8 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesDIGITAL TIME SWITCH
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width17 mm
ZL50018
2 K Digital Switch with Enhanced
Stratum 3 DPLL
Data Sheet
Features
2048 channel x 2048 channel non-blocking digital
Time Division Multiplex (TDM) switch at 8.192
and 16.384 Mbps or using a combination of ports
running at 2.048, 4.096, 8.192 and/or
16.384 Mbps
32 serial TDM input, 32 serial TDM output
streams
Integrated Digital Phase-Locked Loop (DPLL)
exceeds Telcordia GR-1244-CORE Stratum 3
specifications
Output clocks have less than 1 ns of jitter (except
for the 1.544 MHz output)
DPLL provides holdover, freerun and jitter
attenuation features with four independent
reference source inputs
Programmable key DPLL parameters (filter
corner frequency, locking range, auto-holdover
November 2006
Ordering Information
ZL50018GAC
256 Ball PBGA
Trays
ZL50018QCC
256 Lead LQFP
Trays
ZL50018QCG1
256 Lead LQFP*
Trays, Bake &
Drypack
ZL50018GAG2
256 Ball PBGA**
Trays, Bake &
Drypack
*Pb Free Matte Tin
**Pb Free Tin/Silver/Copper
-40°C to +85°C
hysteresis range, phase slope, lock detector
range)
Exceptional input clock cycle to cycle variation
tolerance (20 ns for all rates)
Output streams can be configured as bi-
directional for connection to backplanes
V
DD_CORE
V
DD_IO
V
DD_COREA
V
DD_IOA
V
SS
RESET
ODE
STi[31:0]
FPi
CKi
MODE_4M0
MODE_4M1
REF0
REF1
REF2
REF3
REF_FAIL0
REF_FAIL1
REF_FAIL2
REF_FAIL3
S/P Converter
Data Memory
P/S Converter
STio[31:0]
Input Timing
Connection Memory
Output HiZ
Control
STOHZ[15:0]
DPLL
Output Timing
FPo[3:0]
CKo[5:0]
FPo_OFF[2:0]
OSC_EN
OSC
Internal Registers &
Microprocessor Interface
Test Port
TDi
OSCo
DS_RD
R/W_WR
Figure 1 - ZL50018 Functional Block Diagram
Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912,
France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2006, Zarlink Semiconductor Inc. All Rights Reserved.
MOT_INTEL
DTA_RDY
D[15:0]
A[13:0]
OSCi
TRST
TMS
TCK
TDo
IRQ
CS

ZL50018GAG2 Related Products

ZL50018GAG2 ZL50018 ZL50018GAC ZL50018_06 ZL50018QCG1
Description 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL
Maker Zarlink Semiconductor (Microsemi) - Zarlink Semiconductor (Microsemi) - Zarlink Semiconductor (Microsemi)
package instruction BGA, - BGA, BGA256,16X16,40 - LFQFP,
Reach Compliance Code unknown - compli - unknown
JESD-30 code S-PBGA-B256 - S-PBGA-B256 - S-PQFP-G256
JESD-609 code e1 - e0 - e3
length 17 mm - 17 mm - 28 mm
Number of functions 1 - 1 - 1
Number of terminals 256 - 256 - 256
Maximum operating temperature 85 °C - 85 °C - 85 °C
Minimum operating temperature -40 °C - -40 °C - -40 °C
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY - PLASTIC/EPOXY
encapsulated code BGA - BGA - LFQFP
Package shape SQUARE - SQUARE - SQUARE
Package form GRID ARRAY - GRID ARRAY - FLATPACK, LOW PROFILE, FINE PITCH
Certification status Not Qualified - Not Qualified - Not Qualified
Maximum seat height 1.8 mm - 1.8 mm - 1.6 mm
Nominal supply voltage 1.8 V - 1.8 V - 1.8 V
surface mount YES - YES - YES
Telecom integrated circuit types DIGITAL TIME SWITCH - DIGITAL TIME SWITCH - DIGITAL TIME SWITCH
Temperature level INDUSTRIAL - INDUSTRIAL - INDUSTRIAL
Terminal surface TIN SILVER COPPER - Tin/Lead (Sn/Pb) - MATTE TIN
Terminal form BALL - BALL - GULL WING
Terminal pitch 1 mm - 1 mm - 0.4 mm
Terminal location BOTTOM - BOTTOM - QUAD
width 17 mm - 17 mm - 28 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 814  223  2345  663  327  17  5  48  14  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号