EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL50018QCG1

Description
2 K Digital Switch with Enhanced Stratum 3 DPLL
CategoryWireless rf/communication    Telecom circuit   
File Size928KB,136 Pages
ManufacturerZarlink Semiconductor (Microsemi)
Websitehttp://www.zarlink.com/
Download Datasheet Parametric Compare View All

ZL50018QCG1 Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL50018QCG1 - - View Buy Now

ZL50018QCG1 Overview

2 K Digital Switch with Enhanced Stratum 3 DPLL

ZL50018QCG1 Parametric

Parameter NameAttribute value
MakerZarlink Semiconductor (Microsemi)
package instructionLFQFP,
Reach Compliance Codeunknown
JESD-30 codeS-PQFP-G256
JESD-609 codee3
length28 mm
Number of functions1
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.6 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesDIGITAL TIME SWITCH
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.4 mm
Terminal locationQUAD
width28 mm
ZL50018
2 K Digital Switch with Enhanced
Stratum 3 DPLL
Data Sheet
Features
2048 channel x 2048 channel non-blocking digital
Time Division Multiplex (TDM) switch at 8.192
and 16.384 Mbps or using a combination of ports
running at 2.048, 4.096, 8.192 and/or
16.384 Mbps
32 serial TDM input, 32 serial TDM output
streams
Integrated Digital Phase-Locked Loop (DPLL)
exceeds Telcordia GR-1244-CORE Stratum 3
specifications
Output clocks have less than 1 ns of jitter (except
for the 1.544 MHz output)
DPLL provides holdover, freerun and jitter
attenuation features with four independent
reference source inputs
Programmable key DPLL parameters (filter
corner frequency, locking range, auto-holdover
November 2006
Ordering Information
ZL50018GAC
256 Ball PBGA
Trays
ZL50018QCC
256 Lead LQFP
Trays
ZL50018QCG1
256 Lead LQFP*
Trays, Bake &
Drypack
ZL50018GAG2
256 Ball PBGA**
Trays, Bake &
Drypack
*Pb Free Matte Tin
**Pb Free Tin/Silver/Copper
-40°C to +85°C
hysteresis range, phase slope, lock detector
range)
Exceptional input clock cycle to cycle variation
tolerance (20 ns for all rates)
Output streams can be configured as bi-
directional for connection to backplanes
V
DD_CORE
V
DD_IO
V
DD_COREA
V
DD_IOA
V
SS
RESET
ODE
STi[31:0]
FPi
CKi
MODE_4M0
MODE_4M1
REF0
REF1
REF2
REF3
REF_FAIL0
REF_FAIL1
REF_FAIL2
REF_FAIL3
S/P Converter
Data Memory
P/S Converter
STio[31:0]
Input Timing
Connection Memory
Output HiZ
Control
STOHZ[15:0]
DPLL
Output Timing
FPo[3:0]
CKo[5:0]
FPo_OFF[2:0]
OSC_EN
OSC
Internal Registers &
Microprocessor Interface
Test Port
TDi
OSCo
DS_RD
R/W_WR
Figure 1 - ZL50018 Functional Block Diagram
Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912,
France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2006, Zarlink Semiconductor Inc. All Rights Reserved.
MOT_INTEL
DTA_RDY
D[15:0]
A[13:0]
OSCi
TRST
TMS
TCK
TDo
IRQ
CS

ZL50018QCG1 Related Products

ZL50018QCG1 ZL50018 ZL50018GAC ZL50018_06 ZL50018GAG2
Description 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL 2 K Digital Switch with Enhanced Stratum 3 DPLL
Maker Zarlink Semiconductor (Microsemi) - Zarlink Semiconductor (Microsemi) - Zarlink Semiconductor (Microsemi)
package instruction LFQFP, - BGA, BGA256,16X16,40 - BGA,
Reach Compliance Code unknown - compli - unknown
JESD-30 code S-PQFP-G256 - S-PBGA-B256 - S-PBGA-B256
JESD-609 code e3 - e0 - e1
length 28 mm - 17 mm - 17 mm
Number of functions 1 - 1 - 1
Number of terminals 256 - 256 - 256
Maximum operating temperature 85 °C - 85 °C - 85 °C
Minimum operating temperature -40 °C - -40 °C - -40 °C
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY - PLASTIC/EPOXY
encapsulated code LFQFP - BGA - BGA
Package shape SQUARE - SQUARE - SQUARE
Package form FLATPACK, LOW PROFILE, FINE PITCH - GRID ARRAY - GRID ARRAY
Certification status Not Qualified - Not Qualified - Not Qualified
Maximum seat height 1.6 mm - 1.8 mm - 1.8 mm
Nominal supply voltage 1.8 V - 1.8 V - 1.8 V
surface mount YES - YES - YES
Telecom integrated circuit types DIGITAL TIME SWITCH - DIGITAL TIME SWITCH - DIGITAL TIME SWITCH
Temperature level INDUSTRIAL - INDUSTRIAL - INDUSTRIAL
Terminal surface MATTE TIN - Tin/Lead (Sn/Pb) - TIN SILVER COPPER
Terminal form GULL WING - BALL - BALL
Terminal pitch 0.4 mm - 1 mm - 1 mm
Terminal location QUAD - BOTTOM - BOTTOM
width 28 mm - 17 mm - 17 mm
Newbies always ask about basic concepts
It is about the PWM control of the motor by LPC23XX. Now there is a board with LPC23XX as the processor, and then it controls the motor and the processor is also used for the wireless network card. I ...
truck NXP MCU
(Frugal October) Sharing my Taobao e-shopping list
I'll take up space first and upload pictures and information later. There will be dozens of them in total:DPost a part first 1. [148 yuan] Xinda STM32 development board + 2.4-inch touch screen support...
fengzhang2002 Buy&Sell
I want to find a chip that can be boosted to negative high voltage, about -70V or so.
I used TPS61040 to boost the voltage and the effect was good. Now I need negative high voltage to bias the APD, so I want to recommend a chip....
魔双月壁 TI Technology Forum
[Evaluation of SGP40] + IoT remote monitoring application development - device-side development
The previous article introduced the configuration of the IoT cloud platform. This article introduces the development process of the device side, i.e., the MCU. The code package generated by the Gizwit...
dql2016 Sensor
It is recommended to open a section related to host computer development
Yesterday, tiankai001 suggested that we could open a section related to host computer development in our forum. You can consider it :)...
fengzhang2002 Suggestions & Announcements
TPS61221 power chip management
Hello everyone, I want to use the IO port of the microcontroller to control the EN enable of the TPS61221 chip to control the power on and off, but when EN is high, the output is 3.3V, but when EN is ...
yuanwei703 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 238  808  229  1246  919  5  17  26  19  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号