EEWORLDEEWORLDEEWORLD

Part Number

Search

SSTUP32866EC/G,518

Description
IC REG BUFFER CONFIG 96LFBGA
Categorylogic    logic   
File Size538KB,31 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

SSTUP32866EC/G,518 Overview

IC REG BUFFER CONFIG 96LFBGA

SSTUP32866EC/G,518 Parametric

Parameter NameAttribute value
Brand NameNXP Semiconductor
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeBGA
package instruction13.50 X 5.50 MM, 1.05 MM HEIGHT, LEAD FREE, PLASTIC, SOT-536-1, LFBGA-96
Contacts96
Manufacturer packaging codeSOT536-1
Reach Compliance Codeunknown
series32866
JESD-30 codeR-PBGA-B96
length13.5 mm
Logic integrated circuit typeD FLIP-FLOP
Humidity sensitivity level2
Number of digits25
Number of functions1
Number of terminals96
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristicsOPEN-DRAIN
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)1.8 ns
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
Trigger typePOSITIVE EDGE
width5.5 mm
minfmax450 MHz
SSTUP32866
1.8 V 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer
with parity and programmable output for DDR2-800 RDIMMs
Rev. 02 — 14 September 2006
Product data sheet
1. General description
The SSTUP32866 is a 1.8 V configurable register specifically designed for use on DDR2
memory modules requiring a parity checking function. It is defined in accordance with the
JEDEC standard for the SSTUA32866 and SSTUB32866 registered buffers. The register
is configurable (using configuration pins C0 and C1) to two topologies: 25-bit 1 : 1 or
14-bit 1 : 2, and in the latter configuration can be designated as Register A or Register B
on the DIMM. It offers added features over the JEDEC standard register in that it can be
configured for high or normal output drive strength, as well as for operation to 667 MT/s or
800 MT/s, simply by tying two input pins HIGH or LOW as needed.
The SSTUP32866 accepts a parity bit from the memory controller on its parity bit
(PAR_IN) input, compares it with the data received on the DIMM-independent D-inputs
and indicates whether a parity error has occurred on its open-drain QERR pin
(active LOW). The convention is even parity, that is, valid parity is defined as an even
number of ones across the DIMM-independent data inputs combined with the parity input
bit.
The SSTUP32866 is packaged in a 96-ball, 6
×
16 grid, 0.8 mm ball pitch LFBGA
package (13.5 mm
×
5.5 mm).
2. Features
I
Configurable register supporting DDR2 up to 667 MT/s or 800 MT/s Registered DIMM
applications
I
Configurable to 25-bit 1 : 1 mode or 14-bit 1 : 2 mode
I
Programmable for normal or high output drive
I
Controlled multi-impedance output drivers enable optimal signal integrity and speed
I
Programmable for 667 MT/s or 800 MT/s speed
I
Excellent propagation delay performance
I
Supports up to 450 MHz clock frequency of operation
I
Optimized pinout for high-density DDR2 module design
I
Chip-selects minimize power consumption by gating data outputs from changing state
I
Supports SSTL_18 data inputs
I
Checks parity on the DIMM-independent data inputs
I
Partial parity output and input allows cascading of two SSTUP32866s for correct parity
error processing
I
Differential clock (CK and CK) inputs
I
Supports LVCMOS switching levels on the control and RESET inputs
I
Single 1.8 V supply operation (1.7 V to 2.0 V)

SSTUP32866EC/G,518 Related Products

SSTUP32866EC/G,518 SSTUP32866EC/G-T SSTUP32866EC-G518
Description IC REG BUFFER CONFIG 96LFBGA Buffer and line driver 1.8V confg reg buf/ddr2-800 Registers 1.8V CONFG REG
Maker NXP NXP -
Product Category - Buffers and Line Drivers Registers
q Please help me analyze the circuit, I don't understand it
What does it mean to connect the transistor like this? Why are there power supplies at both ends? This is part of the car controller....
pqa Automotive Electronics
i.MX6ULL Terminator QT Application Development Qt for Android
QT is a very good cross-platform tool. So we only need to master the method of QT to make the interface, and we can easily make QT cross-platform applications.Why should we learn QT_For_Android?1. Exp...
遥寄山川 ARM Technology
Please help me analyze this LED light control circuit
The LED in the picture is connected to the T0 port of the 51 single-chip microcomputer, and the light brightness is controlled by the PWM duty cycle. The question is why is the circuit diagram connect...
mota2015 Analog electronics
I did the debugging of the stepper motor and share it with you
#include unsigned chartable[]={0x01,0x03,0x02,0x06,0x04,0x0c,0x08,0x09}; void delay_Nms(unsigned int n)//延时 {unsigned int i;unsigned int j;for(i = n;i0;i--)for(j = 100;j0;j--)_NOP(); } void main() {WD...
Widic Microcontroller MCU
SMDK6410 development board screen rotation?
I am using smdk 6410 Samsung development board + wince R2, and the BSP is also provided by Samsung. Now I want to rotate my screen by 90 degrees. I modify the registry [HKEY_LOCAL_MACHINE"System"GDI"R...
xiangshui Embedded System
ActivateService ("...", 0)
I want to write an application under eVC, run it under Wince 5.0 system, and call a service. Now I find an available function: ActivateService ("...", 0). However, when calling it under eVC, the compi...
liu2006hui Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2185  255  624  2240  2860  44  6  13  46  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号