EEWORLDEEWORLDEEWORLD

Part Number

Search

NLV74HCT125ADR2G

Description
IC BUFFER NON-INVERT 6V 14SOIC
Categorysemiconductor    logic   
File Size78KB,6 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance
Download Datasheet Parametric Compare View All

NLV74HCT125ADR2G Online Shopping

Suppliers Part Number Price MOQ In stock  
NLV74HCT125ADR2G - - View Buy Now

NLV74HCT125ADR2G Overview

IC BUFFER NON-INVERT 6V 14SOIC

NLV74HCT125ADR2G Parametric

Parameter NameAttribute value
logical typeBuffer, non-inverting
Number of components4
bits per component1
input type-
Output typeThree states
Current - output high, low6mA,6mA
Voltage - Power2 V ~ 6 V
Operating temperature-55°C ~ 125°C(TA)
Installation typesurface mount
Package/casing14-SOIC (0.154", 3.90mm wide)
Supplier device packaging14-SOIC
MC74HCT125A
Quad 3-State Noninverting
Buffer with LSTTL
Compatible Inputs
High−Performance Silicon−Gate CMOS
http://onsemi.com
The MC74HCT125A is identical in pinout to the LS125. The device
inputs are compatible with standard CMOS and LSTTL outputs.
The MC74HCT125A noninverting buffer is designed to be used
with 3−state memory address drivers, clock drivers, and other
bus−oriented systems. The devices have four separate output enables
that are active−low.
Features
MARKING
DIAGRAMS
14
14
1
SOIC−14
D SUFFIX
CASE 751A
1
HCT125AG
AWLYWW
Output Drive Capability: 15 LSTTL Loads
Outputs Directly Interface to CMOS, NMOS, and TTL
Operating Voltage Range: 2.0 to 6.0 V
Low Input Current: 1.0
mA
High Noise Immunity Characteristic of CMOS Devices
In Compliance with the JEDEC Standard No. 7A Requirements
Chip Complexity: 72 FETs or 18 Equivalent Gates
NLV Prefix for Automotive and Other Applications Requiring
Unique Site and Control Change Requirements; AEC−Q101
Qualified and PPAP Capable
These are Pb−Free Devices
PIN ASSIGNMENT
OE1
A1
Y1
OE2
A2
Y2
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
CC
OE4
A4
Y4
OE3
A3
Y3
A2
OE2
A3
A1
OE1
14
14
1
TSSOP−14
DT SUFFIX
CASE 948G
1
HCT
125A
ALYWG
G
A
=
Assembly Location
L, WL
=
Wafer Lot
Y, YY
=
Year
W, WW =
Work Week
G
= Pb−Free Package
G
= Pb−Free Package
(Note: Microdot may be in either location)
LOGIC DIAGRAM
Active−Low Output Enables
2
1
5
4
9
10
12
13
PIN 14 = V
CC
PIN 7 = GND
11
Y4
8
Y3
6
Y2
3
Y1
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 3 of this data sheet.
FUNCTION TABLE
HCT125A
Inputs
A
H
L
X
OE
L
L
H
Output
Y
H
L
Z
OE4
OE3
A4
©
Semiconductor Components Industries, LLC, 2014
1
September, 2014 − Rev. 2
Publication Order Number:
MC74HCT125A/D

NLV74HCT125ADR2G Related Products

NLV74HCT125ADR2G MC74HCT125A MC74HCT125AFELG MC74HCT125ANG MC74HCT125AFG NLVHCT125ADTR2G MC74HCT125ADTR2G MC74HCT125ADR2G
Description IC BUFFER NON-INVERT 6V 14SOIC OTHER DECODER/DRIVER, PDSO14 OTHER DECODER/DRIVER, PDSO14 OTHER DECODER/DRIVER, PDSO14 OTHER DECODER/DRIVER, PDSO14 IC BUFFER NON-INVERT 6V 14TSSOP Logic circuit family: 74HCT Logic type: Buffer, non-inverting Number of elements: 4 Number of bits per element: 1 Buffer, non-inverting Logic circuit family: 74HCT Logic type: buffer, non-inverting number of components: 4 Number of bits per component: 1
Number of terminals - 14 14 14 14 - 14 -
surface mount - Yes YES Yes Yes - YES -
Terminal form - GULL WING GULL WING GULL WING GULL WING - GULL WING -
Terminal location - pair DUAL pair pair - DUAL -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 317  1666  1097  1744  1253  7  34  23  36  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号