EEWORLDEEWORLDEEWORLD

Part Number

Search

DM96L02N

Description
IC MULTIVIBRATOR MONO DUAL 16DIP
Categorysemiconductor    logic   
File Size69KB,6 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance
Download Datasheet Parametric View All

DM96L02N Online Shopping

Suppliers Part Number Price MOQ In stock  
DM96L02N - - View Buy Now

DM96L02N Overview

IC MULTIVIBRATOR MONO DUAL 16DIP

DM96L02N Parametric

Parameter NameAttribute value
logical typemonostable
independent circuit2
Schmitt trigger inputnone
propagation delay80ns
Current - output high, low360µA,4.8mA
Voltage - Power4.75V ~ 5.25V
Operating temperature0°C ~ 70°C
Installation typeThrough hole
Package/casing16-DIP(0.300",7.62mm)
Supplier device packaging16-DIP
DM96L02 Dual Retriggerable Resettable Monostable Multivibrator
March 1989
Revised February 2000
DM96L02
Dual Retriggerable Resettable Monostable Multivibrator
General Description
The DM96L02 is a dual TTL monostable multivibrator with
trigger mode selection, reset capability, rapid recovery,
internally compensated reference levels and high speed
capability. Output pulse duration and accuracy depend on
external timing components, and are therefore under user
control for each application. It is well suited for a broad vari-
ety of applications, including pulse delay generators,
square wave generators, long delay timers, pulse absence
detectors, frequency detectors, clock pulse generators and
fixed-frequency dividers. Each input is provided with a
clamp diode to limit undershoot and minimize ringing
induced by fast fall times acting on system wiring imped-
ances.
Features
s
Retriggerable, 0% to 100% duty cycle
s
DC level triggering, insensitive to transition times
s
Leading or trailing-edge triggering
s
Complementary outputs with active pull-ups
s
Pulse width compensation for
∆V
CC
and
∆T
A
s
50 ns to
output pulse width range
s
Optional retrigger lock-out capability
s
Resettable, for interrupt operations
Ordering Code:
Order Number
DM96L02N
Package Number
N16E
Package Description
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Logic Symbol
Connection Diagram
V
CC
=
Pin 16
GND
=
Pin 8
Pin Descriptions
Pin Names
I0
I1
C
D
Q
Q
CX
RX
Description
Trigger Input (Active Falling Edge)
Trigger Input (Active Rising Edge)
Direct Clear Input (Active LOW)
Positive Pulse Output
Complementary Pulse Output
External Capacitor Connection
External Resistor Connection
© 2000 Fairchild Semiconductor Corporation
DS010203
www.fairchildsemi.com

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2186  651  653  1175  648  45  14  24  47  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号