EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5382A-D07135-GMR

Description
ULTRA-LOW PHASE NOISE, MULTI-PLL
Categorysemiconductor    Analog mixed-signal IC   
File Size1MB,56 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Compare View All

SI5382A-D07135-GMR Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5382A-D07135-GMR - - View Buy Now

SI5382A-D07135-GMR Overview

ULTRA-LOW PHASE NOISE, MULTI-PLL

Si5381/82 Data Sheet
Multi-DSPLL Wireless Jitter Attenuator / Clock Multiplier with
Ultra-Low Noise
The Si5381/82 is an ultra high performance wireless jitter attenuator with multiple
DSPLLs, optimized for wireless BBU (Baseband Unit) and DU (Distribution Unit) ap-
plications. The industry’s first multi-PLL wireless jitter attenuator device is capable of
replacing multiple discrete, high performance, VCXO-based jitter attenuators with a
fully integrated single chip solution. The featured multi-PLL architecture supports in-
dependent timing paths for Ethernet and CPRI (Common Public Radio Interface)
clock cleaning , and generates any low-jitter, general-purpose clocks. The fixed fre-
quency oscillator provides frequency stability for free-run and holdover modes. This
all-digital solution provides superior performance that is highly immune to external
board disturbances such as power supply noise.
Applications:
• Wireless Infrastructure
• eCPRI RRH (Remote Radio Head)
• BBU (Baseband Unit)
• DU (Distribution Unit)
• Test and Measurement
54 MHz
OSC
KEY FEATURES
• Supports simultaneous Ethernet, CPRI and
general-purpose clocking in a single device
• Input frequency range:
• Differential: 8 kHz - 750 MHz
• LVCMOS: 8 kHz to 250 MHz
• Output frequency range:
• CPRI: up to 2.94912 GHz
• Other differential: up to 735 MHz
• LVCMOS: up to 250 MHz
• Ultra-low RMS jitter:
• 72 fs typ (12 kHz–20 MHz)
• Phase noise of 122.88MHz carrier frequency:
• 118 dBc/Hz @ 100Hz offset
• ITU-T G.8262 compliant
IN_SEL
t
t
DSPLL
B
14.7456 GHz
PLL
÷INT
÷INT
÷INT
÷INT
÷INT
OUT0A
OUT0
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
OUT8
OUT9
OUT9A
IN0
÷INT
t
t
IN1
÷INT
IN2
÷INT
DSPLL
A
DSPLL
C
DSPLL
D
Any-Rate
PLLs
Si5382
÷INT
÷INT
÷INT
÷INT
Si5381
÷INT
÷INT
÷INT
IN3
÷INT
NVM
I
2
C/SPI
Status Flags
Control
Status
silabs.com
| Building a more connected world.
Rev. 0.95

SI5382A-D07135-GMR Related Products

SI5382A-D07135-GMR SI5381A-D06745-GM SI5382A-C05211-GM SI5382A-D07135-GM SI5382A-C05211-GMR SI5381A-C04991-GM
Description ULTRA-LOW PHASE NOISE, MULTI-PLL ULTRA-LOW PHASE NOISE, DUAL-PLL ULTRA-LOW PHASE NOISE, MULTI-PLL ULTRA-LOW PHASE NOISE, MULTI-PLL ULTRA-LOW PHASE NOISE, MULTI-PLL ULTRA-LOW PHASE NOISE, DUAL-PLL

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 524  2866  1820  2234  1251  11  58  37  45  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号