EEWORLDEEWORLDEEWORLD

Part Number

Search

SY100E167JC

Description
6-BIT 2:1 MUX-REGISTER
Categorylogic    logic   
File Size182KB,3 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Download Datasheet Parametric Compare View All

SY100E167JC Overview

6-BIT 2:1 MUX-REGISTER

SY100E167JC Parametric

Parameter NameAttribute value
package instructionQCCJ,
Reach Compliance Codecompli
Is SamacsysN
Other featuresSIX 2:1 MUX FOLLOWED BY REGISTER
series100E
JESD-30 codeS-PQCC-J28
length11.48 mm
Logic integrated circuit typeD FLIP-FLOP
Number of digits6
Number of functions1
Number of terminals28
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Package shapeSQUARE
Package formCHIP CARRIER
propagation delay (tpd)0.8 ns
Maximum seat height4.57 mm
surface mountYES
technologyECL
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Trigger typePOSITIVE EDGE
width11.48 mm
minfmax1000 MHz
Base Number Matches1
NOT RECOMMENDED FOR NEW DESIGNS
SEMICONDUCTOR
SYNERGY
6-BIT 2:1 MUX-REGISTER
SY10E167
SY100E167
SY10E167
SY100E167
FEATURES
s
s
s
s
s
s
1000MHz min. operating frequency
Extended 100E V
EE
range of –4.2V to –5.5V
800ps max. clock to output
Single-ended outputs
Asynchronous Master Reset
Dual clocks
DESCRIPTION
The SY10/100E167 offer six 2:1 multiplexers followed
by D flip-flops with single-ended outputs, designed for use
in new, high-performance ECL systems. The Select (SEL)
control allows one of the two data inputs to the multiplexer
to pass through. The two external clock signals (CLK
1
,
CLK
2
) are gated through a logical OR operation before use
as control for the six flip-flops. The selected data are
transferred to the flip-flops on the rising edge of CLK
1
or
CLK
2
(or both).
The multiplexer operation is controlled by the Select
(SEL) signal which selects one of the two bits of input data
at each mux to be passed through.
When a logic HIGH is applied to the Master Reset (MR)
signal, it operates asychronously to take all outputs Q to a
logic LOW.
s
Fully compatible with industry standard 10KH,
100K ECL levels
s
Internal 75K
input pulldown resistors
s
ESD protection of 2000V
s
Fully compatible with Motorola MC10E/100E167
s
Available in 28-pin PLCC package
BLOCK DIAGRAM
D
0a
MUX
D
0b
D
1a
MUX
D
1b
D
2a
MUX
D
2b
D
3a
MUX
D
3b
D
4a
MUX
D
4b
D
5a
MUX
D
5b
SEL
CLK
1
CLK
2
MR
SEL
SEL
D
R
SEL
D
R
Q
Q
5
SEL
D
R
Q
Q
4
SEL
D
R
Q
Q
3
SEL
D
R
Q
Q
2
D
R
Q
Q
0
PIN CONFIGURATION
D
3b
D
3a
NC
V
CCO
D
5a
D
5b
CLK
1
CLK
2
V
EE
MR
SEL
D
0a
25 24 23 22 21 20 19
D
4b
D
4a
Q
Q
1
26
27
28
1
2
3
4
5
6
7
8
9
10 11
18
17
Q
5
Q
4
V
CC
Q
3
Q
2
V
CCO
Q
1
TOP VIEW
PLCC
J28-1
16
15
14
13
12
D
0b
D
1a
D
1b
PIN NAMES
Pin
D
0a
–D
5a
D
0b
–D
5b
SEL
CLK
1
, CLK
2
MR
Q
0
–Q
5
V
CCO
Function
Input Data a
Input Data b
Select Input
Clock Inputs
Master Reset
Data Outputs
V
CC
to Output
Rev.: C
Amendment: /1
© 1999 Micrel-Synergy
5-127
V
CCO
Q
0
Issue Date: February, 1998
D
2a
D
2b

SY100E167JC Related Products

SY100E167JC SY10E167JCTR SY10E167 SY10E167JC SY100E167JCTR SY100E167JC-TR SY10E167JC-TR
Description 6-BIT 2:1 MUX-REGISTER 6-BIT 2:1 MUX-REGISTER 6-BIT 2:1 MUX-REGISTER 6-BIT 2:1 MUX-REGISTER 6-BIT 2:1 MUX-REGISTER IC MUX/REGISTER 6-BIT 2:1 28PLCC IC MUX/REGISTER 6-BIT 2:1 28PLCC

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1598  2586  2335  1998  2090  33  53  48  41  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号