EEWORLDEEWORLDEEWORLD

Part Number

Search

SI5335A-B03232-GMR

Description
4-OUTPUT, ANY FREQUENCY(<350MHZ)
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,47 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

SI5335A-B03232-GMR Online Shopping

Suppliers Part Number Price MOQ In stock  
SI5335A-B03232-GMR - - View Buy Now

SI5335A-B03232-GMR Overview

4-OUTPUT, ANY FREQUENCY(<350MHZ)

SI5335A-B03232-GMR Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionHVQCCN,
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresALSO OPERATES AT 2.5V AND 3.3V NOMINAL SUPPLY
JESD-30 codeS-XQCC-N24
JESD-609 codee4
length4 mm
Number of terminals24
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency350 MHz
Package body materialUNSPECIFIED
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
Master clock/crystal nominal frequency27 MHz
Maximum seat height0.9 mm
Maximum supply voltage1.98 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceGold (Au)
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width4 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, PROCESSOR SPECIFIC
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
怎麼用VB跟GPIB总线的(IEEE488)通信呀?
因為沒有GPIB接口的線,所以我用RS232線代替MSComm1.Settings = "9600,n,7,1"If MSComm1.PortOpen <> True ThenMSComm1.PortOpen = TrueEnd IfMSComm1.Output ="*RST"strinput = MSComm1.InputText2.Text = strinput End Sub...
hbxt561 Embedded System
【Iprober 520 current probe】Closed magnetic circuit measurement
Closed magnetic circuit measurement Following the PCB Track mode test posted above , the WIRE closed magnetic circuit test is performed. I think this mode is more suitable for measuring DC signals. Ot...
gyp1 Test/Measurement
How to achieve high-precision data acquisition when the voltage change of NTC thermistor is very small?
[i=s]This post was last edited by z45217 on 2015-7-1 10:06[/i] [p=20, null, left][color=#333333][font=arial, 宋体, sans-serif, tahoma,]As shown in the figure below, the temperature change at 37 degrees ...
z45217 Analog electronics
Differences between TTL and CMOS circuits
Today's interview made me laugh so hard that I couldn't help but smile. The boss asked me what TTL level is, what CMOS level is, and what is the difference between them? I was so nervous that I said w...
TopMars Analog electronics
【Uncle T's Library】Freescale-related information album
[i=s]This post was last edited by tyw on 2018-1-16 14:44[/i] Lao T selected some Freescale materials. Hope you like it! [align=center][/align][size=2][color=#0000ff]Freescale Semiconductor is a leadin...
tyw Download Centre
Popular Science on Two Common Hot-Swap Inrush Current Control Solutions
Author: Yuzu In the usual design and development work, engineers often use hot-swap inrush current control circuits for filtering and charging current limitation. It is also very important to reasonab...
木犯001号 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2714  1944  177  78  1484  55  40  4  2  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号