EEWORLDEEWORLDEEWORLD

Part Number

Search

SST31LF021

Description
2 Mbit Flash + 1 Mbit SRAM ComboMemory
File Size327KB,24 Pages
ManufacturerSST
Websitehttp://www.ssti.com
Download Datasheet Compare View All

SST31LF021 Overview

2 Mbit Flash + 1 Mbit SRAM ComboMemory

2 Mbit Flash + 1 Mbit SRAM ComboMemory
SST31LF021 / SST31LF021E
SST31LF021 / 021E2Mb Flash (x8) + 1Mb SRAM (x8) Monolithic ComboMemory
EOL Data Sheet
FEATURES:
• Monolithic Flash + SRAM ComboMemory
– SST31LF021/021E: 256K x8 Flash + 128K x8 SRAM
• Single 3.0-3.6V Read and Write Operations
• Concurrent Operation
– Read from or Write to SRAM while
Erase/Program Flash
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 10 mA (typical) for Flash and
20 mA (typical) for SRAM Read
– Standby Current: 10 µA (typical)
• Flash Sector-Erase Capability
– Uniform 4 KByte sectors
• Latched Address and Data for Flash
• Fast Read Access Times:
– SST31LF021
Flash: 70 ns
SRAM: 70 ns
– SST31LF021E
Flash: 300 ns
SRAM: 300 ns
• Flash Fast Erase and Byte-Program:
– Sector-Erase Time: 18 ms (typical)
– Bank-Erase Time: 70 ms (typical)
– Byte-Program Time: 14 µs (typical)
– Bank Rewrite Time: 4 seconds (typical)
• Flash Automatic Erase and Program Timing
– Internal V
PP
Generation
• Flash End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard Command Set
• Package Available
– 32-lead TSOP (8mm x 14mm)
PRODUCT DESCRIPTION
The SST31LF021/021E devices are a 256K x8 CMOS
flash memory bank combined with a 128K x8 or 32K x8
CMOS SRAM memory bank manufactured with SST’s pro-
prietary, high performance SuperFlash technology. Two
pinout standards are available for these devices. The
SST31LF021 conform to JEDEC standard flash pinouts
and the SST31LF021E conforms to standard EPROM
pinouts. The SST31LF021/021E devices write (SRAM or
flash) with a 3.0-3.6V power supply. The monolithic
SST31LF021/021E devices conform to Software Data Pro-
tect (SDP) commands for x8 EEPROMs.
Featuring high performance Byte-Program, the flash mem-
ory bank provides a maximum Byte-Program time of 20
µsec. The entire flash memory bank can be erased and
programmed byte-by-byte in typically 4 seconds, when
using interface features such as Toggle Bit or Data# Polling
to indicate the completion of Program operation. To protect
against inadvertent flash write, the SST31LF021/021E
devices have on-chip hardware and Software Data Protec-
tion schemes. Designed, manufactured, and tested for a
wide spectrum of applications, the SST31LF021/021E
devices are offered with a guaranteed endurance of 10,000
cycles. Data retention is rated at greater than 100 years.
The SST31LF021/021E operate as two independent mem-
ory banks with respective bank enable signals. The SRAM
and flash memory banks are superimposed in the same
©2007 Silicon Storage Technology, Inc.
S71137-06-EOL
05/07
1
memory address space. Both memory banks share com-
mon address lines, data lines, WE# and OE#. The memory
bank selection is done by memory bank enable signals.
The SRAM bank enable signal, BES# selects the SRAM
bank and the flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
The SST31LF021/021E provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Byte-Program concurrently. All flash
memory Erase and Program operations will automatically
latch the input address and data signals and complete the
operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST31LF021/021E devices are suited for applications
that use both nonvolatile flash memory and volatile SRAM
memory to store code or data. For all system applications,
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
ComboMemory is a trademark of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.

SST31LF021 Related Products

SST31LF021 SST31LF021-70-4E-WH SST31LF021-70-4C-WH SST31LF021E SST31LF021_07 SST31LF021E-300-4E-WH SST31LF021E-300-4C-WH
Description 2 Mbit Flash + 1 Mbit SRAM ComboMemory Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 2 Mbit Flash + 1 Mbit SRAM ComboMemory 2 Mbit Flash + 1 Mbit SRAM ComboMemory Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32
DSP28335SCI serial port query interrupt reception problem, enable FIFO
DSP needs to communicate with the screen in SCI mode. There is no problem when querying and sending separately. After adding interrupt reception, the data sent by DSP is wrong, and there are many dupl...
nice_good Microcontroller MCU
The underlying control principle of the timer module and the three-state gate are looking for experts
[code]#include "msp430x14x.h" #define uchar unsigned char #define uint unsigned int uchar num[]={0x3f,0x06,0x5b,0x4f,0x66,0x6d,0x7d,0x07, 0x7f,0x6f,0x77,0x7c, 0x39,0x5e,0x79,0x71}; uchar wei[]={0xfe,0...
敏而好学的菜鸟 Microcontroller MCU
[Emergency Help] About the program power-on and power-off issues
Thank you in advance! Please help me analyze this problem: When debugging the 430 program, some programs can be downloaded and debugged, but they don't respond after powering off and then on? ? (Some ...
风的世界 Microcontroller MCU
Introduction to Car Audio Bus A2B
[i=s]This post was last edited by 5525 on 2016-5-4 09:54[/i] [align=center][color=#333333][font=Arial][size=4]A2B:Automotive Audio Bus A2B[/size][/font][/color][/align] Features: Lightweight! Digitall...
5525 Automotive Electronics
About using CCR1 timing
/******************************************* Function name: Init_TimerAFunction : Initialize timer AParameters: NoneReturn value: NoneCall module: main ********************************************/ vo...
5xue Microcontroller MCU
The principle of using MOSFET tube to achieve soft start! ! ! ! I don't quite understand
The following figure is a partial schematic diagram of the 12V power supply soft start. I am a novice and don’t understand how the principle is implemented. Please help me~ What is the function of D19...
hgy10086 Power technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 829  1992  2431  1943  1861  17  41  49  40  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号