EEWORLDEEWORLDEEWORLD

Part Number

Search

SST31LF021E

Description
2 Mbit Flash + 1 Mbit SRAM ComboMemory
File Size327KB,24 Pages
ManufacturerSST
Websitehttp://www.ssti.com
Download Datasheet Compare View All

SST31LF021E Overview

2 Mbit Flash + 1 Mbit SRAM ComboMemory

2 Mbit Flash + 1 Mbit SRAM ComboMemory
SST31LF021 / SST31LF021E
SST31LF021 / 021E2Mb Flash (x8) + 1Mb SRAM (x8) Monolithic ComboMemory
EOL Data Sheet
FEATURES:
• Monolithic Flash + SRAM ComboMemory
– SST31LF021/021E: 256K x8 Flash + 128K x8 SRAM
• Single 3.0-3.6V Read and Write Operations
• Concurrent Operation
– Read from or Write to SRAM while
Erase/Program Flash
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 10 mA (typical) for Flash and
20 mA (typical) for SRAM Read
– Standby Current: 10 µA (typical)
• Flash Sector-Erase Capability
– Uniform 4 KByte sectors
• Latched Address and Data for Flash
• Fast Read Access Times:
– SST31LF021
Flash: 70 ns
SRAM: 70 ns
– SST31LF021E
Flash: 300 ns
SRAM: 300 ns
• Flash Fast Erase and Byte-Program:
– Sector-Erase Time: 18 ms (typical)
– Bank-Erase Time: 70 ms (typical)
– Byte-Program Time: 14 µs (typical)
– Bank Rewrite Time: 4 seconds (typical)
• Flash Automatic Erase and Program Timing
– Internal V
PP
Generation
• Flash End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard Command Set
• Package Available
– 32-lead TSOP (8mm x 14mm)
PRODUCT DESCRIPTION
The SST31LF021/021E devices are a 256K x8 CMOS
flash memory bank combined with a 128K x8 or 32K x8
CMOS SRAM memory bank manufactured with SST’s pro-
prietary, high performance SuperFlash technology. Two
pinout standards are available for these devices. The
SST31LF021 conform to JEDEC standard flash pinouts
and the SST31LF021E conforms to standard EPROM
pinouts. The SST31LF021/021E devices write (SRAM or
flash) with a 3.0-3.6V power supply. The monolithic
SST31LF021/021E devices conform to Software Data Pro-
tect (SDP) commands for x8 EEPROMs.
Featuring high performance Byte-Program, the flash mem-
ory bank provides a maximum Byte-Program time of 20
µsec. The entire flash memory bank can be erased and
programmed byte-by-byte in typically 4 seconds, when
using interface features such as Toggle Bit or Data# Polling
to indicate the completion of Program operation. To protect
against inadvertent flash write, the SST31LF021/021E
devices have on-chip hardware and Software Data Protec-
tion schemes. Designed, manufactured, and tested for a
wide spectrum of applications, the SST31LF021/021E
devices are offered with a guaranteed endurance of 10,000
cycles. Data retention is rated at greater than 100 years.
The SST31LF021/021E operate as two independent mem-
ory banks with respective bank enable signals. The SRAM
and flash memory banks are superimposed in the same
©2007 Silicon Storage Technology, Inc.
S71137-06-EOL
05/07
1
memory address space. Both memory banks share com-
mon address lines, data lines, WE# and OE#. The memory
bank selection is done by memory bank enable signals.
The SRAM bank enable signal, BES# selects the SRAM
bank and the flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
The SST31LF021/021E provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Byte-Program concurrently. All flash
memory Erase and Program operations will automatically
latch the input address and data signals and complete the
operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST31LF021/021E devices are suited for applications
that use both nonvolatile flash memory and volatile SRAM
memory to store code or data. For all system applications,
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
ComboMemory is a trademark of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.

SST31LF021E Related Products

SST31LF021E SST31LF021-70-4E-WH SST31LF021-70-4C-WH SST31LF021_07 SST31LF021E-300-4E-WH SST31LF021E-300-4C-WH SST31LF021
Description 2 Mbit Flash + 1 Mbit SRAM ComboMemory Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 2 Mbit Flash + 1 Mbit SRAM ComboMemory Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 Memory Circuit, Flash+SRAM, 256KX8, CMOS, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32 2 Mbit Flash + 1 Mbit SRAM ComboMemory
LM3S MCU defines array to external RAM in Keil environment, and tests external call of structure
Keil defines arrays to external RAM and references external structures xvbct posted on - 2011-11-23 5:39:000 recommendThis program is for note-taking purposes and is not very standard. Because various...
zhouning201 Microcontroller MCU
How to identify USB2.0 using single chip microcomputer
How to identify USB2.0 by MCU? Can anyone give me some advice? Thanks in advance......
gh131413 MCU
Keil uVision3 download function activation
Figure 1: Keil uVision3 before specifying external downloader software Figure 2: Keil uVision3 after specifying downloader path Figure 3:...
jinpost MCU
EEWORLD University ---- TI 2014 MCU Design Seminar: InstaSPIN Demonstration
TI 2014 MCU Design Seminar: InstaSPIN Demonstration : https://training.eeworld.com.cn/course/121...
dongcuipin Talking
Encoder counting problem
[i=s]This post was last edited by paulhyde on 2014-9-15 03:30[/i] The photoelectric encoder AB pins. Pin A is connected to the external interrupt INT0, and pin B is connected to the P2^2 pin. The enco...
476455859yugang Electronics Design Contest
UCC24624 Synchronous Rectifier Controller
The LLC converter has become a widely used topology for PC, server and TV power supplies due to its simplicity and high efficiency. Its resonant operation enables soft switching over the full load ran...
qwqwqw2088 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 747  2619  1995  1483  2804  16  53  41  30  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号