EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161E32DGT-333

Description
Static random access memory 2.5 or 3.3V 512K x 32 16M
Categorysemiconductor    Memory IC    Static random access memory   
File Size273KB,37 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

GS8161E32DGT-333 Online Shopping

Suppliers Part Number Price MOQ In stock  
GS8161E32DGT-333 - - View Buy Now

GS8161E32DGT-333 Overview

Static random access memory 2.5 or 3.3V 512K x 32 16M

GS8161E32DGT-333 Parametric

Parameter NameAttribute value
MakerGSI Technology
Product Categorystatic random access memory
storage18 Mbit
organize512 k x 32
interview time4.5 ns
maximum clock frequency333 MHz
Interface TypeParallel
Supply voltage - max.3.6 V
Supply voltage - min.2.3 V
Supply current—max.260 mA, 315 mA
Minimum operating temperature0 C
Maximum operating temperature+ 70 C
Installation styleSMD/SMT
Package/boxTQFP-100
EncapsulationTray
storage typeSDR
seriesGS8161E32DGT
typeDCD Pipeline/Flow Through
Factory packaging quantity36
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161E36D(GT/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
1M x 18, 512K x 32, 512K x 36
18Mb SyncBurst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Features
• FT pin for user-configurable flow through or pipeline operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165-bump BGA available
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
is
a DCD (Dual Cycle Deselect) pipelined synchronous SRAM.
SCD (Single Cycle Deselect) versions are also available. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD RAMs hold the deselect command for one
full cycle and then begin turning off their outputs just after the
second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
operates on a 3.3 V or 2.5 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The
GS8161E18D(GT/D)/GS8161E32D(D)/GS8161D36D(GT/D)
is
an 18,874,368-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
1/37
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS8161E32DGT-333 Related Products

GS8161E32DGT-333 GS8161E32DGT-400I GS8161E32DGT-250I GS8161E32DGT-250 GS8161E32DGT-200 GS8161E32DGT-333I GS8161E32DGT-150I GS8161E32DGT-400 GS8161E32DGT-375
Description Static random access memory 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M SRAM 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M Static random access memory 2.5 or 3.3V 512K x 32 16M
Product Category static random access memory SRAM SRAM SRAM static random access memory static random access memory static random access memory static random access memory static random access memory
Interface Type Parallel Parallel Parallel Parallel Parallel Parallel Parallel Parallel Parallel
Maker GSI Technology - - - GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology
storage 18 Mbit - - - 18 Mbit 18 Mbit 18 Mbit 18 Mbit 18 Mbit
organize 512 k x 32 - - - 512 k x 32 512 k x 32 512 k x 32 512 k x 32 512 k x 32
interview time 4.5 ns - - - 6.5 ns 4.5 ns 7.5 ns 4 ns 4.2 ns
maximum clock frequency 333 MHz - - - 200 MHz 333 MHz 150 MHz 400 MHz 375 MHz
Supply voltage - max. 3.6 V - - - 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Supply voltage - min. 2.3 V - - - 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
Supply current—max. 260 mA, 315 mA - - - 210 mA, 210 mA 280 mA, 335 mA 200 mA, 210 mA 280 mA, 365 mA 270 mA, 350 mA
Minimum operating temperature 0 C - - - 0 C - 40 C - 40 C 0 C 0 C
Maximum operating temperature + 70 C - - - + 70 C + 85 C + 85 C + 70 C + 70 C
Installation style SMD/SMT - - - SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Package/box TQFP-100 - - - TQFP-100 TQFP-100 TQFP-100 TQFP-100 TQFP-100
Encapsulation Tray - - - Tray Tray Tray Tray Tray
storage type SDR - - - SDR SDR SDR SDR SDR
series GS8161E32DGT - - - GS8161E32DGT GS8161E32DGT GS8161E32DGT GS8161E32DGT GS8161E32DGT
type DCD Pipeline/Flow Through - - - DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through DCD Pipeline/Flow Through
Factory packaging quantity 36 - - - 36 36 36 36 36
Do I need to buy any boards to learn WDM? Or any supporting materials?
I have read some books and read some codes. The development is basically centered around virtual machines. I want to do some physical development and plan to start with USB device development. Can you...
lzj000008 Embedded System
Does the ez430-f2013 emulator support hot-plugging?
...
lanqier396 Microcontroller MCU
Come on, come on. Popularize the knowledge of SPI.
It may be useful for future control chip projects, so let's take a look.[[i] This post was last edited by Fan Xiaochuan on 2010-6-11 20:57[/i]]...
范小川 MCU
【GD32L233C-START Review】TFT screen display driver
In addition to OLED displays, another large-size color display is the TFT display. This type of display has two interface methods, one is the SPI interface, and the other is the parallel interface. Re...
jinglixixi GD32 MCU
LOTO Oscilloscope Measurement - Light Intensity Sensor
LOTO Oscilloscope Measurement - Light Intensity Sensor loto has recently launched many practical test cases of peripheral sensor modules. This article introduces and demonstrates the use of LOTO oscil...
LOTO2018 Test/Measurement
Circuit Analysis
This circuit diagram is for measuring current. How to analyze it? Please explain it to the experts....
House1989 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1035  74  1717  2395  2718  21  2  35  49  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号