CY15B102N
2-Mbit (128K × 16) Automotive F-RAM
Memory
2-Mbit (128K × 16) Automotive F-RAM Memory
Features
■
■
■
■
Automotive-A temperature: –40
C
to +85
C
44-pin thin small outline package (TSOP) Type II
Restriction of hazardous substances (RoHS)-compliant
2-Mbit ferroelectric random access memory (F-RAM™)
logically organized as 128K × 16
❐
Configurable as 256K × 8 using UB and LB
14
❐
High-endurance 100 trillion (10 ) read/writes
❐
151-year data retention (see the
Data Retention and
Endurance
table)
❐
NoDelay™ writes
❐
Page-mode operation for 30-ns cycle time
❐
Advanced high-reliability ferroelectric process
SRAM compatible
❐
Industry-standard 128K × 16 SRAM pinout
❐
60-ns access time, 90-ns cycle time
Advanced features
❐
Software-programmable block write-protect
Superior to battery-backed SRAM modules
❐
No battery concerns
❐
Monolithic reliability
❐
True surface-mount solution, no rework steps
❐
Superior for moisture, shock, and vibration
Low power consumption
❐
Active current 7 mA (typ)
❐
Standby current 120
A
(typ)
Low-voltage operation: V
DD
= 2.0 V to 3.6 V
Functional Description
The CY15B102N is a 128K × 16 nonvolatile memory that reads
and writes similar to a standard SRAM. A ferroelectric random
access memory or F-RAM is nonvolatile, which means that data
is retained after power is removed. It provides data retention for
over 151 years while eliminating the reliability concerns,
functional disadvantages, and system design complexities of
battery-backed SRAM (BBSRAM). Fast write-timing and high
write-endurance make the F-RAM superior to other types of
memory.
The CY15B102N operation is similar to that of other RAM
devices, and, therefore, it can be used as a drop-in replacement
for a standard SRAM in a system. Read cycles may be triggered
by CE or simply by changing the address and write cycles may
be triggered by CE or WE. The F-RAM memory is nonvolatile
due to its unique ferroelectric memory process. These features
make the CY15B102N ideal for nonvolatile memory applications
requiring frequent or rapid writes.
The device is available in a 400-mil, 44-pin TSOP-II
surface-mount package. Device specifications are guaranteed
over the Automotive-A temperature range –40 °C to +85 °C.
For a complete list of related resources,
click here.
■
■
■
■
■
Logic Block Diagram
16 K x 16 block
Address Latch & Write Protect
16 K x 16 block
Block & Row Decoder
16 K x 16 block
16 K x 16 block
A16-0
...
16 K x 16 block
A 16-2
16 K x 16 block
A 1-0
16 K x 16 block
16 K x 16 block
CE
WE
UB, LB
OE
ZZ
Control
Logic
...
Column Decoder
I/O Latch & Bus Driver
DQ15-0
Cypress Semiconductor Corporation
Document Number: 001-93140 Rev. *D
•
198 Champion Court
•
San Jose
,
CA 95134-1709
•
408-943-2600
Revised November 23, 2017
CY15B102N
Contents
Pinout ................................................................................ 3
Pin Definitions .................................................................. 3
Device Operation .............................................................. 4
Memory Operation ....................................................... 4
Read Operation ........................................................... 4
Write Operation ........................................................... 4
Page Mode Operation ................................................. 4
Precharge Operation ................................................... 4
Sleep Mode ................................................................. 4
Software Write Protect ................................................ 5
Software Write-Protect Timing .................................... 7
SRAM Drop-In Replacement ....................................... 8
Endurance ................................................................... 8
Maximum Ratings ............................................................. 9
Operating Range ............................................................... 9
DC Electrical Characteristics .......................................... 9
Data Retention and Endurance ..................................... 10
Capacitance .................................................................... 10
Thermal Resistance ........................................................ 10
AC Test Conditions ........................................................ 10
AC Switching Characteristics ....................................... 11
SRAM Read Cycle .................................................... 11
SRAM Write Cycle ..................................................... 12
Power Cycle and Sleep Mode Timing ........................... 16
Functional Truth Table ................................................... 17
Byte Select Truth Table .................................................. 17
Ordering Information ...................................................... 18
Ordering Code Definitions ......................................... 18
Package Diagram ............................................................ 19
Acronyms ........................................................................ 20
Document Conventions ................................................. 20
Units of Measure ....................................................... 20
Document History Page ................................................. 21
Sales, Solutions, and Legal Information ...................... 22
Worldwide Sales and Design Support ....................... 22
Products .................................................................... 22
PSoC® Solutions ...................................................... 22
Cypress Developer Community ................................. 22
Technical Support ..................................................... 22
Document Number: 001-93140 Rev. *D
Page 2 of 22
CY15B102N
Pinout
Figure 1. 44-Pin TSOP II Pinout
A
4
A
3
A
2
A
1
A
0
CE
DQ
0
DQ
1
DQ
2
DQ
3
V
DD
V
SS
DQ
4
DQ
5
DQ
6
DQ
7
WE
A
16
A
15
A
14
A
13
A
12
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A
5
A
6
A
7
OE
UB
LB
DQ
15
DQ
14
DQ
13
DQ
12
V
SS
V
DD
DQ
11
DQ
10
DQ
9
DQ
8
ZZ
A
8
A
9
A
10
A
11
NC
44-pin TSOP II
(× 16)
Top View
(not to scale)
Pin Definitions
Pin Name
A
0
–A
16
I/O Type
Input
Description
Address inputs:
The 17 address lines select one of 128K words in the F-RAM array. The lowest two
address lines A
1
–A
0
may be used for page mode read and write operations.
Write Enable:
A write cycle begins when WE is asserted. The rising edge causes the CY15B102N to
write the data on the DQ bus to the F-RAM array. The falling edge of WE latches a new column address
for page mode write cycles.
Chip Enable:
The device is selected and a new memory access begins on the falling edge of CE. The
entire address is latched internally at this point. Subsequent changes to the A
1
–A
0
address inputs allow
page mode operation.
Output Enable:
When OE is LOW, the CY15B102N drives the data bus when the valid read data is
available. Deasserting OE HIGH tristates the DQ pins.
Upper Byte Select:
Enables DQ
15
–DQ
8
pins during reads and writes. These pins are HI-Z if UB is HIGH.
If the user does not perform byte writes and the device is not configured as a 256K × 8, the UB and LB
pins may be tied to ground.
Lower Byte Select:
Enables DQ
7
–DQ
0
pins during reads and writes. These pins are HI-Z if LB is HIGH.
If the user does not perform byte writes and the device is not configured as a 256 K × 8, the UB and LB
pins may be tied to ground.
Sleep:
When ZZ is LOW, the device enters a low-power sleep mode for the lowest supply current
condition. ZZ must be HIGH for a normal read/write operation. This pin must be tied to V
DD
if not used.
Ground for the device. Must be connected to the ground of the system
No connect. This pin is not connected to the die.
DQ
0
–DQ
15
Input/Output
Data I/O Lines:
16-bit bidirectional data bus for accessing the F-RAM array.
WE
Input
CE
Input
OE
UB
Input
Input
LB
Input
ZZ
V
SS
V
DD
NC
Input
Ground
No connect
Power supply Power supply input to the device
Document Number: 001-93140 Rev. *D
Page 3 of 22
CY15B102N
Device Operation
The CY15B102N is a word-wide F-RAM memory logically
organized as 131,072 × 16 and accessed using an
industry-standard parallel interface. All data written to the part is
immediately nonvolatile with no delay. The device offers
page-mode operation, which provides high-speed access to
addresses within a page (row). Access to a different page
requires that either CE transitions LOW or the upper address
(A
16
–A
2
) changes. See the
Functional Truth Table on page 17
for a complete description of read and write modes.
deasserted HIGH. In a WE-controlled write, the memory cycle
begins on the falling edge of CE. The WE signal falls some time
later. Therefore, the memory cycle begins as a read. The data
bus will be driven if OE is LOW; however, it will be HI-Z when WE
is asserted LOW. The CE- and WE-controlled write timing cases
are shown on the
page 13.
Write access to the array begins on the falling edge of WE after
the memory cycle is initiated. The write access terminates on the
rising edge of WE or CE, whichever comes first. A valid write
operation requires the user to meet the access time specification
before deasserting WE or CE. The data setup time indicates the
interval during which data cannot change before the end of the
write access (rising edge of WE or CE).
Unlike other nonvolatile memory technologies, there is no write
delay with F-RAM. Because the read and write access times of
the underlying memory are the same, the user experiences no
delay through the bus. The entire memory operation occurs in a
single bus cycle. Data polling, a technique used with EEPROMs
to determine if a write is complete, is unnecessary.
Memory Operation
Users access 131,072 memory locations, each with 16 data bits
through a parallel interface. The F-RAM array is organized as
eight blocks, each having 4096 rows. Each row has four column
locations, which allow fast access in page-mode operation.
When an initial address is latched by the falling edge of CE,
subsequent column locations may be accessed without the need
to toggle CE. When CE is deasserted (HIGH), a precharge
operation begins. Writes occur immediately at the end of the
access with no delay. The WE pin must be toggled for each write
operation. The write data is stored in the nonvolatile memory
array immediately, which is a feature unique to F-RAM called
“NoDelay” writes.
Page Mode Operation
The F-RAM array is organized as eight blocks, each having 4096
rows. Each row has four column-address locations. Address
inputs A
1
–A
0
define the column address to be accessed. An
access can start on any column address, and other column
locations may be accessed without the need to toggle the CE pin.
For fast access reads, after the first data byte is driven to the bus,
the column address inputs A
1
–A
0
may be changed to a new
value. A new data byte is then driven to the DQ pins no later than
t
AAP
, which is less than half the initial read access time. For fast
access writes, the first write pulse defines the first write access.
While CE is LOW, a subsequent write pulse along with a new
column address provides a page mode write access.
Read Operation
A read operation begins on the falling edge of CE. The falling
edge of CE causes the address to be latched and starts a
memory read cycle if WE is HIGH. Data becomes available on
the bus after the access time is met. When the address is latched
and the access completed, a new access to a random location
(different row) may begin while CE is still LOW. The minimum
cycle time for random addresses is t
RC
. Note that unlike SRAMs,
the CY15B102N's CE-initiated access time is faster than the
address access time.
The CY15B102N will drive the data bus when OE and at least
one of the byte enables (UB, LB) is asserted LOW. The upper
data byte is driven when UB is LOW, and the lower data byte is
driven when LB is LOW. If OE is asserted after the memory
access time is met, the data bus will be driven with valid data. If
OE is asserted before completing the memory access, the data
bus will not be driven until valid data is available. This feature
minimizes the supply current in the system by eliminating
transients caused by invalid data being driven to the bus. When
OE is deasserted HIGH, the data bus will remain in a HI-Z state.
Precharge Operation
The precharge operation is an internal condition in which the
memory state is prepared for a new access. Precharge is
user-initiated by driving the CE signal HIGH. It must remain
HIGH for at least the minimum precharge time, t
PC
.
Precharge is also activated by changing the upper addresses,
A
16
–A
2
. The current row is first closed before accessing the new
row. The device automatically detects an upper order address
change, which starts a precharge operation. The new address is
latched and the new read data is valid within the t
AA
address
access time; see
Figure 8 on page 13.
A similar sequence occurs
for write cycles; see
Figure 13 on page 14.
The rate at which
random addresses can be issued is t
RC
and t
WC
, respectively.
Write Operation
In the CY15B102N, writes occur in the same interval as reads.
The CY15B102N supports both CE- and WE-controlled write
cycles. In both cases, the address A
16
–A
2
is latched on the
falling edge of CE.
In a CE-controlled write, the WE signal is asserted before
beginning the memory cycle. That is, WE is LOW when CE falls.
In this case, the device begins the memory cycle as a write. The
CY15B102N will not drive the data bus regardless of the state of
OE as long as WE is LOW. Input data must be valid when CE is
Sleep Mode
The device incorporates a sleep mode of operation, which allows
the user to achieve the lowest-power-supply-current condition. It
enters a low-power sleep mode by asserting the ZZ pin LOW.
Read and write operations must complete before the ZZ pin
going LOW. When ZZ is LOW, all pins are ignored except the ZZ
pin. When ZZ is deasserted HIGH, there is some time delay
(t
ZZEX
) before the user can access the device.
If sleep mode is not used, the ZZ pin must be tied to V
DD
.
Page 4 of 22
Document Number: 001-93140 Rev. *D
CY15B102N
Figure 2. Sleep/Standby State Diagram
Power
Applied
CE HIGH,
ZZ HIGH
Standby
ZZ LOW
Initialize
CE LOW,
ZZ HIGH
Normal
Operation
ZZ LOW
ZZ HIGH
Table 1. Write Protect Sectors - 16K x 16 Blocks
Sectors
Sector 7
Sector 6
Sector 5
Sector 4
Sector 3
Sector 2
Sector 1
Sector 0
Blocks
1FFFFh–1C000h
1BFFFh–18000h
17FFFh–14000h
13FFFh–10000h
0FFFFh–0C000h
0BFFFh–08000h
07FFFh–04000h
03FFFh–00000h
CE LOW,
ZZ HIGH
CE HIGH,
ZZ HIGH
Sleep
The write-protect address sequence follows:
Software Write Protect
The 128K × 16 address space is divided into eight sectors
(blocks) of 16K × 16 each. Each sector can be individually
software write-protected and the settings are nonvolatile. A
unique address and command sequence invokes the
write-protect mode.
To modify write protection, the system host must issue six read
commands, three write commands, and a final read command.
The specific sequence of read addresses must be provided to
access the write-protect mode. Following the read address
sequence, the host must write a data byte that specifies the
desired protection state of each sector. For confirmation, the
system must then write the complement of the protection byte
immediately after the protection byte. Any error that occurs
including read addresses in the wrong order, issuing a seventh
read address, or failing to complement the protection value will
leave the write protection unchanged.
The write-protect state machine monitors all addresses, taking
no action until this particular read/write sequence occurs. During
the address sequence, each read will occur as a valid operation
and data from the corresponding addresses will be driven to the
data bus. Any address that occurs out of sequence will cause the
software protection state machine to start over. After the address
sequence is completed, the next operation must be a write cycle.
The lower data byte contains the write-protect settings. This
value will not be written to the memory array, so the address is a
don't-care. Rather it will be held pending the next cycle, which
must be a write of the data complement to the protection settings.
If the complement is correct, the write-protect settings will be
adjusted. Otherwise, the process is aborted and the address
sequence starts over. The data value written after the correct six
addresses will not be entered into the memory.
The protection data byte consists of eight bits, each associated
with the write-protect state of a sector. The data byte must be
driven to the lower eight bits of the data bus, DQ
7
- DQ
0
. Setting
a bit to ‘1’ write-protects the corresponding sector; a 0 enables
writes for that sector. The following table shows the write-protect
sectors with the corresponding bit that controls the write-protect
setting.
1. Read address 12555h
2. Read address 1DAAAh
3. Read address 01333h
4. Read address 0ECCCh
5. Read address 000FFh
6. Read address 1FF00h
7. Write address 1DAAAh
8. Write address 0ECCCh
9. Write address 0FF00h
10.Read address 00000h
The address sequence provides a secure way of modifying the
protection. The write-protect sequence has a one in 3 × 10
32
chance of randomly accessing exactly the first six addresses.
The odds are further reduced by requiring three more write
cycles, one that requires an exact inversion of the data byte.
Figure 3 on page 6
shows a flow chart of the entire write-protect
operation. The write-protect settings are nonvolatile. The factory
default: all blocks are unprotected.
For example, the following sequence write-protects addresses
from 0C000h to 13FFFh (sectors 3 and 4):
Address
Read
Read
Read
Read
Read
Read
Write
Write
Write
Read
12555h
1DAAAh
01333h
0ECCCh
000FFh
1FF00h
1DAAAh
0ECCCh
0FF00h
00000h
Data
–
–
–
–
–
–
18h; bits 3 and 4 = 1
E7h; complement of 18h
Don’t care
Document Number: 001-93140 Rev. *D
Page 5 of 22