EEWORLDEEWORLDEEWORLD

Part Number

Search

GS81302QT37E-200

Description
Static random access memory 1.8 or 1.5V 4M x 36 144M
Categorystorage    storage   
File Size2MB,29 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric Compare View All

GS81302QT37E-200 Online Shopping

Suppliers Part Number Price MOQ In stock  
GS81302QT37E-200 - - View Buy Now

GS81302QT37E-200 Overview

Static random access memory 1.8 or 1.5V 4M x 36 144M

GS81302QT37E-200 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Factory Lead Time12 weeks
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
length17 mm
memory density150994944 bit
Memory IC TypeQDR SRAM
memory width36
Number of functions1
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize4MX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
GS81302QT07/10/19/37E-318/300/250/200
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.0 clock Latency
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• Dual-Range On-Die Termination (ODT) on Data (D), Byte
Write (BW), and Clock (K, K) inputs
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• Data Valid Pin (QVLD) Support
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
144Mb SigmaQuad-II+
TM
Burst of 2 SRAM
318 MHz–200 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
are just one element in a family of low power, low voltage
HSTL I/O SRAMs designed to operate at the speeds needed to
implement economical high performance networking systems.
Clocking and Addressing Schemes
The GS81302QT07/10/19/37E SigmaQuad-II+ SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaQuad-II+ B2
RAM is two times wider than the device I/O bus. An input data
bus de-multiplexer is used to accumulate incoming data before
it is simultaneously written to the memory array. An output
data multiplexer is used to capture the data produced from a
single memory array read and then route it to the appropriate
output drivers as needed. Therefore the address field of a
SigmaQuad-II+ B2 RAM is always one address pin less than
the advertised index depth (e.g., the 16M x 8 has an 8M
addressable index).
SigmaQuad™ Family Overview
The GS81302QT07/10/19/37E are built in compliance with
the SigmaQuad-II+ SRAM pinout standard for Separate I/O
synchronous SRAMs. They are 150,994,944-bit (144Mb)
SRAMs. The GS81302QT07/10/19/37E SigmaQuad SRAMs
Parameter Synopsis
-318
tKHKH
tKHQV
3.145 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
Rev: 1.00e 8/2017
1/28
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS81302QT37E-200 Related Products

GS81302QT37E-200 GS81302QT37E-318 GS81302QT10E-300I GS81302QT19E-318 GS81302QT19GE-250 GS81302QT19GE-318I GS81302QT37E-300I GS81302QT07GE-318I GS81302QT19E-318I GS81302QT37GE-300I
Description Static random access memory 1.8 or 1.5V 4M x 36 144M Static random access memory 1.8 or 1.5V 4M x 36 144M Static random access memory 1.8 or 1.5V 16M x 9 144M Static random access memory 1.8 or 1.5V 8M x 18 144M Static random access memory 1.8 or 1.5V 8M x 18 144M Static random access memory 1.8 or 1.5V 8M x 18 144M Static random access memory 1.8 or 1.5V 4M x 36 144M Static random access memory 1.8 or 1.5V 16M x 8 144M Static random access memory 1.8 or 1.5V 8M x 18 144M Static random access memory 1.8 or 1.5V 4M x 36 144M
Maximum operating temperature 70 °C + 70 C 85 °C + 70 C 70 °C + 85 C 85 °C + 85 C + 85 C 85 °C
Minimum operating temperature - 0 C -40 °C 0 C - - 40 C -40 °C - 40 C - 40 C -40 °C
organize 4MX36 4 M x 36 16MX9 8 M x 18 8MX18 8 M x 18 4MX36 16 M x 8 8 M x 18 4MX36
Maker GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology GSI Technology -
Detailed explanation of the internal structure of LED light-emitting diodes
LED lamps are mainly composed of five materials: brackets, silver glue, chips, gold wires, and epoxy resin. 1. Brackets: 1) Function of brackets: used for conduction and support 2) Composition of brac...
探路者 LED Zone
Request TPMS communication protocol
How to activate the communication protocol of the sensor in TPMS? I am new to this field....
janlinzy Automotive Electronics
Which electronic companies in Chengdu are good?
I am from Chengdu, a senior student majoring in electronics. I won the first prize in Sichuan Province in this year's TI Cup Electronic Design Competition (the highest score among all participating te...
408584884 Energy Infrastructure?
ds18b20 and dht11 are loaded in one protocol stack
I loaded ds18b20 and dht11 into a protocol stack. When the serial port is output, ds18b20 can output the temperature normally, but the temperature and humidity output by dht11 are both 0. When dht11 i...
yixiao RF/Wirelessly
[Help] FPGA+USB_cy7c68013 implementation
[i=s] This post was last edited by Xiaofan fpr on 2017-11-17 10:36 [/i] I need help from all the experts. I want to use the host computer to send data or commands to FPGA through USB. After FPGA analy...
小范fpr FPGA/CPLD
STM32 internal temperature sensor experiment summary
1.STM32有一个内部的温度传感器,可以用来测量CPU及周围的温度(TA)。2.该温度传感器在内部和ADCx_IN16输入通道相连接,此通道把传感器输出的电压转换成数字值。3.温度传感器模拟输入推荐采样时间是17.1μs。4.STM32的内部温度传感器支持的温度范围为:-40~125度。精度比较差,为±1.5℃左右。内部温度传感器更适合于检测温度的变化,而不是测量绝对温度。如果需要测量绝度温度,...
火辣西米秀 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 531  552  1572  2566  1548  11  12  32  52  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号