EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F042293VXX

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size928KB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F042293VXX Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP208, CERAMIC, QFP-208

5962F042293VXX Parametric

Parameter NameAttribute value
Parts packaging codeQFP
package instructionQFF,
Contacts208
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F208
length27.991 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height3.302 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
total dose300k Rad(Si) V
width27.991 mm
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 16, 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
IIC communication problem
[i=s]This post was last edited by yuluozhishang on 2016-5-29 13:01[/i] [backcolor=rgb(239, 245, 249)]I am working on a magnetic field detection system for nails based on the 430F149 microcontroller an...
yuluozhishang Microcontroller MCU
SMD package routing from the bottom layer
[font=宋体]Dear seniors: How to route the SMD packaged devices from the bottom layer when designing PCB? Thank you! [/font]...
1903644155 PCB Design
Share LCD JLX12864G-086 driver based on msp430
C file: #include #include "delay.h"void JLX12864G_086_GPIOInit(void) {LCD_SCLK_Init;LCD_SID_Init;LCD_RS_Init;LCD_RESET_Init;LCD_CS1_Init;ROM_IN_Init;ROM_OUT_Init;ROM_SCK_Init;ROM_CS_Init; }void transf...
yg776 DSP and ARM Processors
I want to make a file system recently, supporting NTFS and FAT, and use VFS as the middle layer to provide an interface to the upper layer. Is there any expert who has done this before? Can you give me some tips?
I looked at the Linux approach, it's quite complicated, designed into several layers: VFS, NTFS, FAT, IO, DRIVER, my God... Do I have to write all these codes myself?...
旁听者 Embedded System
How to perform standard device requests during USB enumeration~~~
This is a function in the process of USB enumeration establishment. I don't understand this function very well. Please give me some advice~~~[/b][/color] uint8_t Setup0_Process(void) { union { uint8_t...
liuchang--- stm32/stm8
I would like to ask a question about CRC verification.
I want to test eeprom now, 24LC256. I write all, using page write mode, 64 bytes per page, 32k bytes in total, so 512 pages. I use CRC16_CCITT mode to check. Now the test is like this: I write all 0xa...
000juli Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 972  209  1207  2838  266  20  5  25  58  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号