EEWORLDEEWORLDEEWORLD

Part Number

Search

531SA384M000DGR

Description
LVDS Output Clock Oscillator, 384MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531SA384M000DGR Overview

LVDS Output Clock Oscillator, 384MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SA384M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency384 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
EEworld Development Board Mobile Station Operation Rules
[align=left][b][size=4]EEworld Development Board Mobile Station Operating Rules[/size][/b][/align] [align=left][font=宋体]Hello everyone, [/font]EEworld[font=宋体] Development Board Mobile Station has bee...
okhxyyo Suggestions & Announcements
The process of WEBENCH design + mobile power circuit design 2
Mobile power design input 1 3.3 to 4.2V, output 5V1A 5V 2A input 4.5V to 5.5V, output 3.7V Design steps: Step 1, power input and output settingsStep 2 optimize the design, view project detailsStep 3, ...
youzizhile Analogue and Mixed Signal
National Electronic Design Competition
[i=s] This post was last edited by paulhyde on 2014-9-15 03:33 [/i] Let's talk about the competition. What did you learn from the competition? What are your shortcomings?...
shen5229849 Electronics Design Contest
Problems encountered in B-U585I-IOT02A test
I received the board today. I like it very much. It has rich interfaces and peripherals. After getting it, I can't wait to prepare the development environment and routine testing.My STM32CubeMX is an ...
littleshrimp stm32/stm8
[FS-IR02 + D1CS-D54] - 4: Linking with MCU (FS-IR02)
[i=s]This post was last edited by MianQi on 2021-9-6 12:00[/i]Since actual measurements show that the output is still a switch quantity, the configuration of the previously tested D1CS-D54 capacitive ...
MianQi Sensor
Infrared remote control
[font=仿宋,仿宋_GB2312][size=5]I bought it from someone else with chip coins. I personally think it is unwise to earn chip coins in this way. I should share it so that everyone can learn together. I made ...
jqh_111 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 37  2470  2445  2687  783  1  50  55  16  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号