EEWORLDEEWORLDEEWORLD

Part Number

Search

530EB810M000BG

Description
LVPECL Output Clock Oscillator, 810MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530EB810M000BG Overview

LVPECL Output Clock Oscillator, 810MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EB810M000BG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency810 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
What are the LEDs used in surveillance cameras?
The infrared LED used in the remote control is not completely infrared light, but also contains some visible light (red) components, so the naked eye can see a little light. The LED used in the remote...
jek9528 Industrial Control Electronics
Wince security issues
I have a client program in WinCE 6.0. It calls InitializeSecurityContext twice to authenticate with Google server. The first call returns SEC_I_CONTINUE_NEEDED, and the second call returns SEC_E_WRONG...
chunch168 Embedded System
EEWORLD University Hall----[Virtual Instrument Competition] Medical Service Robot
【Virtual Instrument Competition】Medical Service Robot : https://training.eeworld.com.cn/course/1921The work of the 2015 National Virtual Instrument Competition of University of Shanghai for Science an...
chenyy Robotics Development
Please tell me how to output the cpld pulse.
First send a high level of 30ms, then send a pulse wave with a period of 15ms, the duty cycle is 2/3, assuming the clock is 1kHz. This has troubled me for a long time, I hope you can give me some advi...
幸福两桶 FPGA/CPLD
[RVB2601 Creative Application Development] Online MP3 Music Playback
Open the CDK integrated development environment in Windows, search for the online music player example webplayer in HOME, open it and compile and burn it to the development board Note: Use the microUS...
hayden. XuanTie RISC-V Activity Zone
Problems with using SD24 of MSP430AFE253
SD24GRP bit of SD24CCTLx register of SD24_A group. Groups SD24_A channel with next higher channel. Not used for the last channel. How to use this bit?...
蓝雨夜 Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2392  2353  108  281  410  49  48  3  6  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号