EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD934F4A-20UIT

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD934F4A-20UIT Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD934F4A-20UIT Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
LPC1549 flash locked
When debugging mdk, it prompts that the flash cannot be accessed. When erasing with flash magic, it prompts that the automatic baud rate fails....
an736007364 NXP MCU
Behavioral modeling sequential logic circuit (two-input AND gate) source code and test code
Source code:module and_gate1(clk, a, b, s);input clk;input a;input b;output reg s;//Behavioral modeling sequential logic circuit (two-input AND gate)always @ (posedge clk) //Rising edge triggeredbegin...
zxopenljx FPGA/CPLD
Hardware testing method for TI-CC chip
Brief description Forced to do something that is meaningless to the current direction, we can only grab some meaning from it.Based on TI's test software smartRF studio, the hardware needs to reserve V...
火辣西米秀 Wireless Connectivity
Small resistance tester based on 51 single chip microcomputer
Help, does anyone have any information?...
Q秒年个 51mcu
Positioning alarm system built with radio transceiver module
1. System composition: Each miner carries a radio transmitter module to detect the gas and dust concentration at the workplace in a timely manner and send the detection data to the radio receiver modu...
dwzt Analog electronics
How is the color format defined in the TI graphics library?
The Grilb.h file contains the following #define ClrBlue 0x000000FF #define ClrRed 0x00FF0000Is its arrangement format different from that in PC?...
蓝雨夜 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2908  528  46  771  2640  59  11  1  16  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号