EEWORLDEEWORLDEEWORLD

Part Number

Search

PSD833F4A-70JI

Description
256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52
Categorysemiconductor    The embedded processor and controller   
File Size651KB,95 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

PSD833F4A-70JI Overview

256K X 8 FLASH, 27 I/O, PIA-GENERAL PURPOSE, PQFP52

PSD833F4A-70JI Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals52
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Number of input and output buses27
Processing package descriptionPlastic, Quad Flat Package-52
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeSQUARE
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingMATTE Tin
Terminal locationFour
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
Microprocessor typeUniversal PIA
Number of ports3
PSD834F2V
Flash PSD, 3.3V Supply, for 8-bit MCUs
2 Mbit + 256 Kbit Dual Flash Memories and 64 Kbit SRAM
PRELIMINARY DATA
FEATURES SUMMARY
s
FLASH IN-SYSTEM PROGRAMMABLE (ISP)
PERIPHERAL FOR 8-BIT MCUs
s
3.3 V±10% SINGLE SUPPLY VOLTAGE
s
2 MBIT OF PRIMARY FLASH MEMORY (8
UNIFORM SECTORS, 32K x 8)
s
256 KBIT SECONDARY FLASH MEMORY (4
UNIFORM SECTORS)
s
64 KBIT OF BATTERY-BACKED SRAM
s
OVER 3,000 GATES OF PLD: DPLD and CPLD
s
27 RECONFIGURABLE I/O PORTS
s
ENHANCED JTAG SERIAL PORT
s
PROGRAMMABLE POWER MANAGEMENT
s
HIGH ENDURANCE:
– 100,000 Erase/WRITE Cycles of Flash
Memory
– 1,000 Erase/WRITE Cycles of PLD
Figure 1. Packages
PQFP52 (M)
PLCC52 (J)
November 2003
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
Rev. 2.0
1/95
December 12th, is it the Shenma Festival? . . . . . . Please give me the answer
December 12th, is it the Shenma Festival? . . . . . . Please give me the answer...
499362154 Talking
AD9 mid-level schematic design
Forum friends, when we usually design, we have several separate schematic diagrams, connected through the network. Now we have encountered a problem and need to carry out hierarchical design. First, I...
呜呼哀哉 Analog electronics
Download the white paper and answer questions to win prizes | TE "Smart Monitoring Application Connectivity Solution Guide"
With the development of smart cities around the world, surveillance systems can effectively improve the quality of life and ensure social security. In order to ensure public safety, technologies such ...
EEWORLD社区 Integrated technical exchanges
The role of TICKSPD in clock configuration in cc2530
I have seen many routines configured with an external 32M crystal oscillator, all of which have CLKCONCMD&=~0X47. In this way, the system clock speed is 32M, but the TICKSPD is 250K. What will this TI...
xujiandong1985 Wireless Connectivity
Use of TI DSP Integrated Development Environment CCS
1. Introduction to CCS CCS is an integrated development environment for TMS320 series DSP . Under the Windows operating system, it uses a graphical interface and provides tools such as environment con...
Jacktang DSP and ARM Processors
What is the role of setting dsp's wdkey = 0x55 and 0xaa?
The book says this is watchdog control. How to control the watchdog? Thank you!!! I am a super novice,,, I just started to look at dsp,,, Thank you!...
liutaoxjtu Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2752  870  2766  801  834  56  18  17  31  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号