EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM4SSTVF16859-56QT

Description
D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, MLF2-56
Categorylogic   
File Size163KB,16 Pages
ManufacturerPulseCore Semiconductor Corporation
Download Datasheet Parametric Compare View All

ASM4SSTVF16859-56QT Overview

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, MLF2-56

ASM4SSTVF16859-56QT Parametric

Parameter NameAttribute value
MakerPulseCore Semiconductor Corporation
package instructionMLF2-56
Reach Compliance Codeunknown
Is SamacsysN
seriesSSTV
JESD-30 codeS-PQCC-N56
JESD-609 codee0
length8 mm
Logic integrated circuit typeD FLIP-FLOP
Number of digits13
Number of functions1
Number of terminals56
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeHVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
propagation delay (tpd)2.8 ns
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width8 mm
minfmax210 MHz
Base Number Matches1
August 2004
rev 2.0
DDR 13-Bit to 26-Bit Registered Buffer
ASM4SSTVF16859
off. Note that RESETB should be supported with a
Features
Differential clock signals.
Meets SSTL_2 class II specifications on
outputs.
Low voltage operation: V
DD
= 2.3V to 2.7V.
Available in 64-pin TSSOP, 64-pin TVSOP,
and 56-pin VFQFN packages.
LVCMOS level at a valid state since VREF may not be
stable during power-up.
To ensure that outputs are at a defined logic state before a
stable clock has been supplied, RESETB must be held at a
logic low level during power-up.
Product Description
The ASM4SSTVF16859 is a universal 13/26 bit
register
(D F/F based), designed for 2.3V to 2.7V
In the JEDEC defined Registered DDR DIMM application,
RESETB is specified to be asynchronous with respect to
CLK/CLKB; therefore, no timing relationship can be
guaranteed between the two signals. When entering a
low-power standby state, the register will be cleared and
the outputs will be driven to a logic low level quickly
relative to the time to disable the differential input
receivers. This ensures there are no “glitches” on any
output. However, when coming out of low power standby
mode, the register will become active quickly relative to the
time taken to enable the differential input receivers. When
the data inputs are at a logic level low and the clock is
stable during the low-to-high transition of RESETB until the
V
DD
operation. The device supports SSTL_2 I/O
levels, and is fully compliant with the JEDEC JC40,
JC42.5 DDR I specifications covering PC1600, PC
2100, PC2700, and PC3200 operational ranges ( DDR
400
– 200 MHz ). 13/26 bits refers to 2Q outputs for
each D input - designed for use in Stacked Registered
(stacked
Memory
Devices),
Buffered
DIMM
applications.
Data flow from D to Q is controlled by the differential
clock (CLK/CLKB) and a control signal (RESETB).
The positive edge of CLK is used to trigger the data
transfer, and CLKB is used to maintain sufficient noise
margins, whereas RESETB input is designed and
intended for use at power-up.
input receivers are fully enabled, the design ensures that
the outputs will remain at a logic low level.
Applications
JEDEC and Non-JEDEC DDR Memory Modules
Stacked or Planar configurations.
Supports PC1600 - PC2100 - PC2700 - PC3200
DDR 400 compliant (200MHz+).
The ASM4SSTVF16859 supports a low power standby
mode of operation. A logic level low at RESETB,
assures that all internal registers and outputs (Q) are
reset to a logic low state, and that all input receivers,
data (D) buffers, and clock (CLK/CLKB) are switched
SSTL_2 I/O.
Provides a complete support solution for JEDEC
JC42.5 DIMMs’ when used with the ASM5CVF857
Zero Delay Buffer.
Alliance Semiconductor
2575, Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.

ASM4SSTVF16859-56QT Related Products

ASM4SSTVF16859-56QT ASM4SSTVF16859-56QR ASM4SSTVF16859-64TR ASM4SSTVF16859-64TT
Description D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, MLF2-56 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PQCC56, MLF2-56 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, 0.240 INCH, 0.50 MM PITCH, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, PDSO64, 0.240 INCH, 0.50 MM PITCH, TSSOP-64
Maker PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation PulseCore Semiconductor Corporation
package instruction MLF2-56 HVQCCN, TSSOP, TSSOP,
Reach Compliance Code unknown unknown unknown unknown
series SSTV SSTV SSTV SSTV
JESD-30 code S-PQCC-N56 S-PQCC-N56 R-PDSO-G64 R-PDSO-G64
JESD-609 code e0 e0 e0 e0
length 8 mm 8 mm 17 mm 17 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
Number of digits 13 13 13 13
Number of functions 1 1 1 1
Number of terminals 56 56 64 64
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C
Output polarity TRUE TRUE TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HVQCCN HVQCCN TSSOP TSSOP
Package shape SQUARE SQUARE RECTANGULAR RECTANGULAR
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
propagation delay (tpd) 2.8 ns 2.8 ns 2.8 ns 2.8 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1 mm 1 mm 1.2 mm 1.2 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V
surface mount YES YES YES YES
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface TIN LEAD TIN LEAD TIN LEAD TIN LEAD
Terminal form NO LEAD NO LEAD GULL WING GULL WING
Terminal pitch 0.5 mm 0.5 mm 0.5 mm 0.5 mm
Terminal location QUAD QUAD DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Trigger type POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
width 8 mm 8 mm 6.1 mm 6.1 mm
minfmax 210 MHz 210 MHz 210 MHz 210 MHz
Base Number Matches 1 1 1 -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 46  2358  1433  2064  33  1  48  29  42  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号