EEWORLDEEWORLDEEWORLD

Part Number

Search

P4C164-15LSCLF

Description
ULTRA HIGH SPEED 8K x 8 STATIC CMOS RAMS
Categorystorage    storage   
File Size184KB,16 Pages
ManufacturerPyramid Semiconductor Corporation
Websitehttp://www.pyramidsemiconductor.com/
Environmental Compliance
Download Datasheet Parametric View All

P4C164-15LSCLF Overview

ULTRA HIGH SPEED 8K x 8 STATIC CMOS RAMS

P4C164-15LSCLF Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeQLCC
package instructionQCCN,
Contacts28
Reach Compliance Codecompli
ECCN codeEAR99
Maximum access time15 ns
JESD-30 codeR-CQCC-N28
length13.97 mm
memory density65536 bi
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals28
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize8KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.905 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width8.89 mm
Base Number Matches1
P4C164
ULTRA HIGH SPEED 8K x 8
STATIC CMOS RAMS
FEATURES
Full CMOS, 6T Cell
High Speed (Equal Access and Cycle Times)
– 8/10/12/15/20/25/35/70/100 ns (Commercial)
– 10/12/15/20/25/35/70/100 ns(Industrial)
– 12/15/20/25/35/45/70/100 ns (Military)
Low Power Operation
Output Enable and Dual Chip Enable Control
Functions
Single 5V±10% Power Supply
Data Retention with 2.0V Supply, 10 µA Typical
Current (P4C164L Military)
Common Data I/O
Fully TTL Compatible Inputs and Outputs
Standard Pinout (JEDEC Approved)
– 28-Pin 300 mil Plastic DIP, SOJ
– 28-Pin 600 mil Plastic DIP (70 & 100ns)
– 28-Pin 300 mil SOP (70 & 100ns)
– 28-Pin 300 mil Ceramic DIP
– 28-Pin 600 mil Ceramic DIP
– 28-Pin 350 x 550 mil LCC
– 32-Pin 450 x 550 mil LCC
– 28-Pin CERPACK
DESCRIPTION
The P4C164 is a 65,536-bit ultra high-speed static RAM
organized as 8K x 8. The CMOS memory requires no
clocks or refreshing and has equal access and cycle
times. Inputs are fully TTL-compatible. The RAM operates
from a single 5V±10% tolerance power supply. With
battery backup, data integrity is maintained with supply
voltages down to 2.0V. Current drain is typically 10 µA
from a 2.0V supply.
Access times as fast as 8 nanoseconds are available,
permitting greatly enhanced system operating speeds.
The P4C164 is available in 28-pin 300 mil DIP and SOJ, 28-
pin 600 mil plastic and ceramic DIP, 28-pin 350 x 550 mil
LCC, 32-pin 450 x 550 mil LCC, and 28-pin CERPACK.
The 70ns and 100ns P4C164s are available in the 600 mil
plastic DIP.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATIONS
DIP (P5, P6, C5, C5-1, D5-1, D5-2),
SOJ (J5), CERPACK (F4), SOP(S6)
SEE PAGE 7 FOR LCC PIN CONFIGURATIONS
1519B
Document #
SRAM115
REV F
Revised June 2007
1
Specifications and requirements for conformal coating technology
: [align=left][color=rgb(62, 62, 62)][font=-apple-system-font, BlinkMacSystemFont, "]Specifications and requirements for anti-corrosion coating process[/font][/color][/align] [align=left][color=rgb(62...
jdbpcb00 PCB Design
5.16 EEWORLD Spring Outing Second Post - Reunion
Emily's camera has a lot of photos. Hehe, let's start with the family photoHow is it? Can you tell who took the photo? Two of them came a little late, melinda123 and superccj. I'll take a close-up of ...
soso Talking
Debug compilation passes, but Release compilation reports an error. Why?
Specifications:STVD4.1.2 +COSMIC Version: 4.2.8.Updates:#error cpstm8 stm8s_it.h:27 can't open stm8s_lib.h#error cpstm8 stm8s_it.c:626(9+3) bad struct/union operand#error cpstm8 stm8s_it.c:629(23) mis...
lishixin stm32/stm8
OrangePi Zero GPIO Control
Compile and install the WiringOPsource codeWiringOP-zero.zip Unzip unzip WingOP-zero.zipcompile and install cd WingOP-zero./buildTest whether the installation is successfulgpio -vgpio readallExample p...
fish001 DSP and ARM Processors
UPS Technology and Its Development Trend
Abstract: This paper introduces the working principle, purchasing method and maintenance technology of USB, and explains the development trend of UPS, which is very practical. Keywords: UPS, purchase,...
jimmyjf Power technology
ALTERA IP Core
Does anyone need ALTERA's ip core? qq57694560, [email]cjfwindy@163.com[/email]...
cjfwindy FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2766  691  1891  2641  2863  56  14  39  54  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号