EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V2103L7-5BCGI

Description
FIFO, 128KX18, 5ns, Synchronous, CMOS, PBGA100, GREEN, 11 X 11 MM, 1 MM PITCH, BGA-100
Categorystorage    storage   
File Size366KB,46 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

IDT72V2103L7-5BCGI Overview

FIFO, 128KX18, 5ns, Synchronous, CMOS, PBGA100, GREEN, 11 X 11 MM, 1 MM PITCH, BGA-100

IDT72V2103L7-5BCGI Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionLBGA, BGA100,10X10,40
Contacts100
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
Maximum access time5 ns
Other featuresALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE
Spare memory width9
Maximum clock frequency (fCLK)133.3 MHz
period time7.5 ns
JESD-30 codeS-PBGA-B100
JESD-609 codee1
length11 mm
memory density2359296 bit
Memory IC TypeOTHER FIFO
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX18
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA100,10X10,40
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Certification statusNot Qualified
Maximum seat height1.5 mm
Maximum standby current0.015 A
Maximum slew rate0.035 mA
Maximum supply voltage (Vsup)3.45 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width11 mm
Base Number Matches1
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
NARROW BUS FIFO
131,072 x 18/262,144 x 9
262,144 x 18/524,288 x 9
IDT72V2103
IDT72V2113
FEATURES:
Choose among the following memory organizations:
IDT72V2103
131,072 x 18/262,144 x 9
IDT72V2113
262,144 x 18/524,288 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
7.5 ns read/write cycle time (5.0 ns access time)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V223/72V233/72V243/
72V253/72V263/72V273/72V283/72V293) family
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
WEN
WCLK/WR
D
0
-D
n
(x9 or x18)
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
131,072 x 18 or 262,144 x 9
262,144 x 18 or 524,288 x 9
WRITE POINTER
READ POINTER
BE
IP
IW
OW
MRS
PRS
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
*
*
**
*
TCK
TRST
TMS
TDI
TDO
JTAG CONTROL
(BOUNDARY
SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
6119 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
APRIL 2006
DSC-6119/13

IDT72V2103L7-5BCGI Related Products

IDT72V2103L7-5BCGI IDT72V2113L7-5BCG IDT72V2113L7-5PFG IDT72V2103L7-5PFG IDT72V2103L7-5PFGI IDT72V2103L7-5BCG
Description FIFO, 128KX18, 5ns, Synchronous, CMOS, PBGA100, GREEN, 11 X 11 MM, 1 MM PITCH, BGA-100 FIFO, 256KX18, 5ns, Synchronous, CMOS, PBGA100, GREEN, 11 X 11 MM, 1 MM PITCH, BGA-100 FIFO, 256KX18, 5ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80 FIFO, 128KX18, 5ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80 FIFO, 128KX18, 5ns, Synchronous, CMOS, PQFP80, GREEN, PLASTIC, TQFP-80 FIFO, 128KX18, 5ns, Synchronous, CMOS, PBGA100, GREEN, 11 X 11 MM, 1 MM PITCH, BGA-100
Is it lead-free? Lead free Lead free Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to conform to conform to
Parts packaging code BGA BGA QFP QFP QFP BGA
package instruction LBGA, BGA100,10X10,40 LBGA, BGA100,10X10,40 LQFP, QFP80,.64SQ LQFP, QFP80,.64SQ LQFP, QFP80,.64SQ LBGA, BGA100,10X10,40
Contacts 100 100 80 80 80 100
Reach Compliance Code compliant compli compli compliant compliant compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 5 ns 5 ns 5 ns 5 ns 5 ns 5 ns
Other features ALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE ALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE ALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE ALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE ALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE ALTERNATIVE MEMORY WIDTH 9; ASYNCHRONOUS MODE ALSO POSSIBLE
Spare memory width 9 9 9 9 9 9
Maximum clock frequency (fCLK) 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz 133.3 MHz
period time 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns
JESD-30 code S-PBGA-B100 S-PBGA-B100 S-PQFP-G80 S-PQFP-G80 S-PQFP-G80 S-PBGA-B100
JESD-609 code e1 e1 e3 e3 e3 e1
length 11 mm 11 mm 14 mm 14 mm 14 mm 11 mm
memory density 2359296 bit 4718592 bi 4718592 bi 2359296 bit 2359296 bit 2359296 bit
Memory IC Type OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
memory width 18 18 18 18 18 18
Humidity sensitivity level 3 3 3 3 3 3
Number of functions 1 1 1 1 1 1
Number of terminals 100 100 80 80 80 100
word count 131072 words 262144 words 262144 words 131072 words 131072 words 131072 words
character code 128000 256000 256000 128000 128000 128000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 85 °C 70 °C 70 °C 70 °C 85 °C 70 °C
organize 128KX18 256KX18 256KX18 128KX18 128KX18 128KX18
Exportable YES YES YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA LBGA LQFP LQFP LQFP LBGA
Encapsulate equivalent code BGA100,10X10,40 BGA100,10X10,40 QFP80,.64SQ QFP80,.64SQ QFP80,.64SQ BGA100,10X10,40
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE GRID ARRAY, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 260 260 260 260 260 260
power supply 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.5 mm 1.5 mm 1.6 mm 1.6 mm 1.6 mm 1.5 mm
Maximum standby current 0.015 A 0.015 A 0.015 A 0.015 A 0.015 A 0.015 A
Maximum slew rate 0.035 mA 0.035 mA 0.035 mA 0.035 mA 0.035 mA 0.035 mA
Maximum supply voltage (Vsup) 3.45 V 3.45 V 3.45 V 3.45 V 3.45 V 3.45 V
Minimum supply voltage (Vsup) 3.15 V 3.15 V 3.15 V 3.15 V 3.15 V 3.15 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Tin/Silver/Copper (Sn/Ag/Cu)
Terminal form BALL BALL GULL WING GULL WING GULL WING BALL
Terminal pitch 1 mm 1 mm 0.65 mm 0.65 mm 0.65 mm 1 mm
Terminal location BOTTOM BOTTOM QUAD QUAD QUAD BOTTOM
Maximum time at peak reflow temperature 30 30 30 30 30 30
width 11 mm 11 mm 14 mm 14 mm 14 mm 11 mm
Base Number Matches 1 1 1 1 1 1
DIY sharing "VLMC laser engraving machine" DIY in progress........Continuously updated............
[i=s]This post was last edited by K5430 on 2015-6-14 09:29[/i] [size=5]I won’t go into the materials list, you can just read kejoy’s post for yourself. [/size]:pleased: [size=5]Let's calculate the cos...
K5430 DIY/Open Source Hardware
Application of Q2406B GPRS module in three-harm prevention system
Today, as environmental issues become increasingly urgent, promoting environmental protection and building a beautiful home with informatization has become one of the most effective and powerful measu...
newnotion Energy Infrastructure?
I have learned to draw a PCB board and now I need to draw a four-layer board.
I would like to ask if there are any experts in the forum who can recommend videos or books that are more suitable for novices....
天天1 PCB Design
sleep
RT...
wshb007 Embedded System
Will Java be widely used in ARM in the future like C?
[size=6]As the title says, I really want to ask, is it necessary to learn Java when learning embedded software (ARM)? Can you give me some advice! ~ Looking forward to it. . . [/size]...
luojiajing MCU
C language embedded system programming software architecture
Module division The "division" in module division means planning, which refers to how to reasonably divide a large software into a series of independent functional parts to cooperate to meet the needs...
fan3060 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1347  2440  2381  2015  1577  28  50  48  41  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号