EEWORLDEEWORLDEEWORLD

Part Number

Search

IDTCSPT857DBVGI

Description
PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, VFBGA-56
Categorylogic    logic   
File Size139KB,15 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

IDTCSPT857DBVGI Overview

PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, VFBGA-56

IDTCSPT857DBVGI Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionVFBGA-56
Contacts56
Reach Compliance Codecompliant
Input adjustmentDIFFERENTIAL
JESD-30 codeR-PBGA-B56
JESD-609 codee1
length7 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.012 A
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals56
Actual output times10
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA56,6X10,25
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply2.5 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.075 ns
Maximum seat height1.05 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch0.65 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width4.5 mm
minfmax220 MHz
Base Number Matches1
IDTCSPT857D
2.5V - 2.6V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
2.5V - 2.6V PHASE LOCKED
LOOP DIFFERENTIAL 1:10
SDRAM CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDTCSPT857D
ADVANCE
INFORMATION
• 1 to 10 differential clock distribution
• Optimized for clock distribution in DDR (Double Data Rate)
SDRAM applications requiring improved output crosspoint
voltage
• Operating frequency: 60MHz to 220MHz
• Very low skew:
– <100ps for PC1600 - PC2700
– <75ps for PC3200
• Very low jitter:
– <75ps for PC1600 - PC2700
– <50ps for PC3200
• 2.5V AV
DD
and 2.5V V
DDQ
for PC1600-PC2700
• 2.6V AV
DD
and 2.6V V
DDQ
for PC3200
• CMOS control signal input
• Test mode enables buffers while disabling PLL
• Low current power-down mode
• Tolerant of Spread Spectrum input clock
• Available in 48-pin TSSOP and TVSOP, 40-pin VFQFPN, and 56-
pin VFBGA packages
The CSPT857D is a PLL based clock driver that acts as a zero delay buffer
to distribute one differential clock input pair(CLK,
CLK
) to 10 differential output
pairs (Y
[0:9]
, Y
[0:9]
) and one differential pair of feedback clock output (FBOUT,
FBOUT).
External feedback pins (FBIN,
FBIN)
for synchronization of the
outputs to the input reference is provided. A CMOS Enable/Disable pin is
available for low power disable. When the input frequency falls below
approximately 20MHz, the device will enter power down mode. In this mode,
the receivers are disabled, the PLL is turned off, and the output clock drivers
are tristated, resulting in a current consumption of less than 200µA.
The CSPT857D requires no external components and has been optimised
for very low I/O phase error, skew, and jitter, while maintaining frequency and
duty cycle over the operating voltage and temperature range. The CSPT857D,
designed for use in both module assemblies and system motherboard based
solutions, provides an optimum high-performance clock source.
The CSPT857D is available in Commercial Temperature Range (0°C to
+70°C) and Industrial Temperature Range (-40°C to +85°C). See Ordering
Information for details.
APPLICATIONS:
• Meets or exceeds JEDEC standard JESD 82-1A for registered
DDR clock driver
• Meets proposed DDR1-400 specification
• For all DDR1 speeds: PC1600 (DDR200), PC2100 (DDR266),
PC2700 (DDR333), PC3200 (DDR400)
• Along with SSTV16857, SSTVF16857, SSTV16859, SSTVM16859,
SSTVF16859, SSTVN16859, DDR1 register, provides complete
solution for DDR1 DIMMs
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2003
Integrated Device Technology, Inc.
OCTOBER 2003
DSC-6835/2

IDTCSPT857DBVGI Related Products

IDTCSPT857DBVGI IDTCSPT857DBVI8 IDTCSPT857DNLGI IDTCSPT857DPAI8 IDTCSPT857DPF8
Description PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, VFBGA-56 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PBGA56, VFBGA-56 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, VFQFN-40 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PDSO48, TSSOP-48 PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), PDSO48, TVSOP-48
Is it Rohs certified? conform to incompatible conform to incompatible incompatible
Parts packaging code BGA BGA QFN TSSOP SOIC
package instruction VFBGA-56 VFBGA-56 HVQCCN, LCC40,.24SQ,20 TSSOP, TSSOP48,.3,20 TSSOP,
Contacts 56 56 40 48 48
Reach Compliance Code compliant not_compliant unknown not_compliant compli
Input adjustment DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 code R-PBGA-B56 R-PBGA-B56 S-PQCC-N40 R-PDSO-G48 R-PDSO-G48
JESD-609 code e1 e0 e3 e0 e0
length 7 mm 7 mm 6 mm 12.5 mm 9.7 mm
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions 1 1 1 1 1
Number of terminals 56 56 40 48 48
Actual output times 10 10 10 10 10
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C 70 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TFBGA TFBGA HVQCCN TSSOP TSSOP
Package shape RECTANGULAR RECTANGULAR SQUARE RECTANGULAR RECTANGULAR
Package form GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260 225 260 240 225
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.075 ns 0.075 ns 0.075 ns 0.075 ns 0.075 ns
Maximum seat height 1.05 mm 1.05 mm 1 mm 1.1 mm 1.2 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
surface mount YES YES YES YES YES
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
Terminal surface TIN SILVER COPPER Tin/Lead (Sn/Pb) Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15) TIN LEAD
Terminal form BALL BALL NO LEAD GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm 0.5 mm 0.5 mm 0.4 mm
Terminal location BOTTOM BOTTOM QUAD DUAL DUAL
Maximum time at peak reflow temperature 30 30 30 30 30
width 4.5 mm 4.5 mm 6 mm 6.1 mm 4.4 mm
minfmax 220 MHz 220 MHz 220 MHz 220 MHz 220 MHz
MaximumI(ol) 0.012 A 0.012 A 0.012 A 0.012 A -
Humidity sensitivity level 3 3 3 1 -
Encapsulate equivalent code BGA56,6X10,25 BGA56,6X10,25 LCC40,.24SQ,20 TSSOP48,.3,20 -
power supply 2.5 V 2.5 V 2.5 V 2.5 V -
Base Number Matches 1 1 1 1 -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 21  2633  2698  1507  1123  1  54  55  31  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号