EEWORLDEEWORLDEEWORLD

Part Number

Search

U621708DC07

Description
Standard SRAM, 128KX8, 70ns, CMOS, PDIP32, 0.600 INCH, PLASTIC, DIP-32
Categorystorage    storage   
File Size166KB,10 Pages
ManufacturerZentrum Mikroelektronik Dresden AG (IDT)
Download Datasheet Parametric View All

U621708DC07 Overview

Standard SRAM, 128KX8, 70ns, CMOS, PDIP32, 0.600 INCH, PLASTIC, DIP-32

U621708DC07 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeDIP
package instructionDIP,
Contacts32
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time70 ns
JESD-30 codeR-PDIP-T32
JESD-609 codee0
length41.91 mm
memory density1048576 bit
Memory IC TypeSTANDARD SRAM
memory width8
Humidity sensitivity level3
Number of functions1
Number of terminals32
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX8
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height4.83 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width15.24 mm
Base Number Matches1
U621708
128K x 8 SRAM
Features
131072 x 8 bit static CMOS RAM
70 ns Access Time
Common data inputs and
data outputs
Three-state outputs
Typ. operating supply current
70 ns: 15 mA
Standby current < 1 mA at 85°C
TTL/CMOS-compatible
Power supply voltage 5 V
Operating temperature range
0 °C to 70 °C
-40 °C to 85 °C
QS 9000 Quality Standard
ESD protection > 750 V
(MIL STD 883C M3015.7)
Latch-up immunity >100 mA
Package: PDIP32 (600 mil)
SOP32 (450 mil)
TSOP I 32
sTSOP I 32
Description
The U621708 is a static RAM
manufactured using a CMOS pro-
cess technology with the following
operating modes:
- Read
- Standby
- Write
- Data Retention
The memory array is based on a
6-Transistor cell.
The circuit is activated by the rising
edge of E2 (at E1 = L), or the falling
edge of E1 (at E2 = H). The
address and control inputs open
simultaneously. According to the
information of W and G, the data
inputs, or outputs, are active.
During the active state (E1 = L and
E2 = H) each address change
leads to a new Read cycle. In a
Read cycle, the data outputs are
activated by the falling edge of G,
afterwards the data word will be
available at the outputs DQ0-DQ7.
After the address change, the data
outputs go High-Z until the new
information is available. The data
outputs have no preferred state. If
the memory is driven by CMOS
levels in the active state, and if
there is no change of the address,
data input and control signals W or
G, the operating current (I
O
= 0 mA)
drops to the value of the operating
current in the Standby mode. The
Read cycle is finished by the falling
edge of E2 or W, or by the rising
edge of E1, respectively.
Data retention is guaranteed down
to 2 V. With the exception of E1
and E2, all inputs consist of NOR
gates, so that no pull-up/pull-down
resistors are required.
Pin Configuration
Pin Description
n.c.
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
VCC
A15
E2
W
A13
A8
A9
A11
G
A10
E1
DQ7
DQ6
DQ5
DQ4
DQ3
A11
A9
A8
A13
W
E2
A15
VCC
n.c.
A16
A14
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
G
A10
E1
DQ7
DQ6
DQ5
DQ4
DQ3
VSS
DQ2
DQ1
DQ0
A0
A1
A2
A3
Signal Name Signal Description
A0 - A16
DQ0 - DQ7
E1
E2
G
W
VCC
VSS
n.c.
Address Inputs
Data In/Out
Chip Enable 1
Chip Enable 2
Output Enable
Write Enable
Power Supply Voltage
Ground
not connected
PDIP
25
SOP
24
23
22
21
20
19
18
17
TSOP
25
sTSOP
24
23
22
21
20
19
18
17
Top View
Top View
September 1, 2004
1
How come I can’t take the exam when I’ve reached 70% of the course?
Hello Admin, I have learned 70% of the course, why can't I take the exam?...
yjamd Microcontroller MCU
My most proud MSP430 work
First time developing a product using MSP430Product name: Handheld communication debugging terminalPCB Diagram...
蓝雨夜 Microcontroller MCU
Shenzhen Embedded Training Xinyingda embeds your technology to make it powerful
Focusing on the leading edge of embedded technology, Xinyingda Embedded Project Development Guidance Center has a group of unique engineers with rich development experience - Xinyingda is engaged in t...
jiessiesun Embedded System
Design of network video monitoring system based on DSP+H.264
With the popularization of the Internet, people can get more and more information from the Internet. In the past, people could only get text and some simple graphic information, and very little video ...
Aguilera DSP and ARM Processors
External MOS tube adjustment circuit of power control chip
[i=s]This post was last edited by qwqwqw2088 on 2021-11-17 08:29[/i]MOSFET gate drive adjustment circuit: R16, R17, R18, D17"In order to optimize the switching operation of the external MOSFET Q1, an ...
qwqwqw2088 Power technology
Asynchronous FIFO structure and FPGA design
Abstract: Firstly, the concept, application and structure of asynchronous FIFO are introduced. Then, the difficulties and solutions of implementing asynchronous FIFO are analyzed. Based on the traditi...
maker FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2009  555  2795  821  1035  41  12  57  17  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号