EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX16P

Description
FPGA, 1452 CLBS, 16000 GATES, 350 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size432KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

A54SX16P Overview

FPGA, 1452 CLBS, 16000 GATES, 350 MHz, PQFP208

A54SX16P Parametric

Parameter NameAttribute value
Number of terminals208
Minimum operating temperature-55 Cel
Maximum operating temperature125 Cel
Processing package descriptionPLASTIC, MO-143, QFP-208
each_compliYes
stateActive
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max350 MHz
The maximum delay of a CLB module0.6000 ns
jesd_30_codeS-PQFP-G208
jesd_609_codee0
moisture_sensitivity_level3
Number of configurable logic modules1452
Number of equivalent gate circuits16000
organize1452 CLBS, 16000 GATES
Packaging MaterialsPLASTIC/EPOXY
ckage_codeFQFP
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
eak_reflow_temperature__cel_225
qualification_statusCOMMERCIAL
seated_height_max4.1 mm
Rated supply voltage3.3 V
Minimum supply voltage3 V
Maximum supply voltage3.6 V
surface mountYES
CraftsmanshipCMOS
Temperature levelMILITARY
terminal coatingTIN LEAD
Terminal formGULL WING
Terminal spacing0.5000 mm
Terminal locationQUAD
ime_peak_reflow_temperature_max__s_30
length28 mm
width28 mm
dditional_featureCAN ALSO BE OPERATED AT 5V; 24000 SYSTEM GATES ALSO AVAILABLE
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
How do you deal with circuit board dust and rosin?
When I was in graduate school, my welding skills were not very good. I finished a board and it was a mess. I took tweezers and dipped them in alcohol and spent half a day to clean it up. Most of the p...
幸福的娃 MCU
Altera SDRAM phase pin calculation problem
Hello everyone, I am a beginner in FPGA. I recently made a simplest FPGA board, which only has EP2C5, an EPCS, and an SDRAM. After using SOPC to make a soft core (according to the online tutorial, I b...
longyue FPGA/CPLD
[esp32 smart door lock] + fpm383c fingerprint recognition
[i=s]This post was last edited by Tas_Lan on 2022-10-22 14:56[/i]fpm383C fingerprint module Module Introduction The HLK-FPM383C series fingerprint module has complete fingerprint processing capabiliti...
Tas_Lan DigiKey Technology Zone
STM32F030F4P6 stop mode is always 3ma, the board has been disassembled and cannot be disassembled, please help
The low power consumption in stop mode should be UA level, but mine is MA level. I have been confused for a long time. Can anyone help me? The board is the core board, LED, ASM1117, crystal oscillator...
xiaochuan610 stm32/stm8
Could you please tell me the principle of segment LCD display? Thanks for your advice!
I've been learning MSP430 development recently, and I'm a little confused about LCD display: How does the segment LCD in 4MUX mode display? How is the value of LCDMEM paid to the MSP430 chip determine...
sunline Embedded System
Does MSP430 need to connect a pull-up resistor to dot-matrix LCD?
Does F149 need to be connected to the IO port of the dot matrix LCD directly (in parallel)?The LCD driver is ST7565R (128×64), and the IO port is connected to P2 port430. The IO port has an internal p...
fengyongbo Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1918  2602  185  2406  120  39  53  4  49  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号