EEWORLDEEWORLDEEWORLD

Part Number

Search

V58C2256404SHUB4

Description
DDR DRAM, 64MX4, CMOS, PBGA60, M0-233, BGA-60
Categorystorage    storage   
File Size1MB,60 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V58C2256404SHUB4 Overview

DDR DRAM, 64MX4, CMOS, PBGA60, M0-233, BGA-60

V58C2256404SHUB4 Parametric

Parameter NameAttribute value
MakerProMOS Technologies Inc
Parts packaging codeBGA
package instructionTBGA,
Contacts60
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B60
length13 mm
memory density268435456 bit
Memory IC TypeDDR DRAM
memory width4
Number of functions1
Number of ports1
Number of terminals60
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64MX4
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width8 mm
Base Number Matches1
V58C2256(804/404/164)SH
HIGH PERFORMANCE 256 Mbit DDR SDRAM
4 BANKS X 8Mbit X 8 (804)
4 BANKS X 4Mbit X 16 (164)
4 BANKS X 16Mbit X 4 (404)
4
DDR500
Clock Cycle Time (t
CK2
)
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
5ns
5ns
4ns
250 MHz
5
DDR400
7.5ns
6ns
5ns
200 MHz
6
DDR333
7.5ns
6ns
6ns
166 MHz
Features
-
-
-
-
-
-
Description
The V58C2256(804/404/164)SH is a four bank DDR
DRAM organized as 4 banks x 8Mbit x 8 (804), 4 banks x
4Mbit x 16 (164), or 4 banks x 16Mbit x 4 (404). The
V58C2256(804/404/164)SH achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the out-
put data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock.
I/O transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A
sequential and gapless data rate is possible depending
on burst length, CAS latency and speed grade of the
device.
-
-
-
-
-
-
-
-
-
-
-
-
-
High speed data transfer rates with system
frequency up to 250 MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 66-pin 400 mil TSOP or 60 Ball FBGA
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V for all products
tRAS lockout supported
Concurrent auto precharge option is supported
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
Std.
-5
-6
L
Temperature
Mark
Blank
I
V58C2256(804/404/164)SH Rev.1.1 July 2010
1
Questions about UDA1341 audio driver?
When the application layer calls waveoutsetvolume, it is found that the driver layer does not call 1341 L3-interface to control the volume (2440 _WrL3Data function). But the volume does change. So, in...
lingfeng Embedded System
Stepper Motor Control System for Packaging Machine
In order to improve the packaging quality of the small bag packaging machine and meet the needs of production, the mechanical transmission is changed to stepper motor control, and then the stepper mot...
frozenviolet Industrial Control Electronics
Detailed analysis of module timers based on MCU
In MCU (M16), the timer is an independent module. M16 has three independent timer modules, namely T/C0, T/C1 and T/C2; T/C0 and T/C2 are both 8-bit timers, while T/C1 is a 16-bit timer. The timer is a...
fish001 Microcontroller MCU
Summary of vscode development process for STM32
[i=s]This post was last edited by wo4fisher on 2019-9-26 20:22[/i]This content is originally created by EEWORLD forum user wo4fisher . If you want to reprint or use it for commercial purposes, you mus...
wo4fisher stm32/stm8
Basic knowledge: Common problems with power diodes
1. What is the forward current rating of a diode? The rated current of a diode is the main nominal value of the diode. For example, for a 5A/100V diode, 5A is the rated current. Usually, the rated cur...
Aguilera Analogue and Mixed Signal
Verification of extremely small signals
Verification of extremely small signalsGenerally, signals within 100mV are called small signals, but there are even weaker signals at the UV level. For example, the voltage output by the temperature g...
QWE4562009 Discrete Device

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 562  3  1688  670  1275  12  1  34  14  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号