EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1356BV25-250BGC

Description
ZBT SRAM, 512KX18, 2.6ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, BGA-119
Categorystorage    storage   
File Size717KB,25 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric Compare View All

CY7C1356BV25-250BGC Overview

ZBT SRAM, 512KX18, 2.6ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, BGA-119

CY7C1356BV25-250BGC Parametric

Parameter NameAttribute value
MakerCypress Semiconductor
Parts packaging codeBGA
package instructionBGA, BGA119,7X17,50
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time2.6 ns
Other featuresPIPELINE ARCHITECTURE
Maximum clock frequency (fCLK)250 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B119
length22 mm
memory density9437184 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals119
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA119,7X17,50
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
power supply2.5 V
Certification statusNot Qualified
Maximum seat height2.4 mm
Maximum standby current0.03 A
Minimum standby current2.38 V
Maximum slew rate0.25 mA
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
width14 mm
Base Number Matches1
CY7C1356BV25
PRELIMINARY
CY7C1354BV25
256K x 36/512K x 18 Pipelined SRAM
with NoBL™ Architecture
Features
• Pin compatible and functionally equivalent to ZBT
• Supports 250-MHz bus operations with zero wait states
— Available speed grades are 250, 200 and 166 MHz
• Internally self-timed output buffer control to eliminate
the need to use asynchronous OE
• Fully Registered (inputs and outputs) for pipelined
operation
• Byte Write capability
• Common I/O architecture
• Single 2.5V power supply
• Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 3.0 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Available in 100 TQFP, 119 BGA, and 165 fBGA
Packages
•IEEE 1149.1 JTAG-compatible boundary scan
• Burst capability—linear or interleaved burst order
•“ZZ” Sleep Mode option and Stop Clock option
NoBL™ logic, respectively. They are designed specifically to
support unlimited true back-to-back Read/Write operations
without the insertion of wait states. The CY7C1354BV25 and
CY7C1356BV25 are equipped with the advanced No Bus
Latency™ (NoBL) logic required to enable consecutive
Read/Write operations with data being transferred on every
clock cycle. This feature dramatically improves the throughput
of data through the SRAM, especially in systems that require
frequent Write/Read transitions. The CY7C1354BV25 and
CY7C1356BV25 are pin compatible and functionally equiv-
alent to ZBT
TM
devices.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. The
clock input is qualified by the Clock Enable (CEN) signal,
which when deasserted suspends operation and extends the
previous clock cycle. Maximum access delay from the clock
rise is 2.6 ns (250-MHz device).
Write operations are controlled by the Byte Write Selects
(BWS
a
–BWS
d
for CY7C1354BV25 and BWS
a
–BWS
b
for
CY7C1356BV25) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to avoid bus
contention, the output drivers are synchronously three-stated
during the data portion of a write sequence.
Functional Description
The CY7C1354BV25 and CY7C1356BV25 are 2.5V, 256K x
36 and 512K x 18 Synchronous-Pipelined Burst SRAMs with
Logic Block Diagram
CLK
CE
ADV/LD
A
x
CEN
CE
1
CE
2
CE
3
WE
BWS
x
Mode
CONTROL
and WRITE
LOGIC
256KX36/
512KX18
MEMORY
ARRAY
OUTPUT
REGISTERS
and LOGIC
D
Data-In REG.
Q
DQ
x
DQP
x
CY7C1354
A
X
DQ
X
DQP
X
BWS
X
X = 17:0
X = a, b, c, d
X = a, b, c, d
X = a, b, c, d
CY7C1356
X = 18:0
X = a, b
X = a, b
X = a, b
OE
Cypress Semiconductor Corporation
Document #: 38-05292 Rev. *A
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 15, 2002

CY7C1356BV25-250BGC Related Products

CY7C1356BV25-250BGC CY7C1354BV25-250BZC CY7C1356BV25-250BZC CY7C1354BV25-250AC CY7C1354BV25-250BGC
Description ZBT SRAM, 512KX18, 2.6ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, BGA-119 ZBT SRAM, 256KX36, 2.6ns, CMOS, PBGA165, 13 X 15 MM, 1.20 MM HEIGHT, FBGA-165 ZBT SRAM, 512KX18, 2.6ns, CMOS, PBGA165, 13 X 15 MM, 1.20 MM HEIGHT, FBGA-165 ZBT SRAM, 256KX36, 2.6ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100 ZBT SRAM, 256KX36, 2.6ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, BGA-119
Parts packaging code BGA BGA BGA QFP BGA
package instruction BGA, BGA119,7X17,50 TBGA, BGA165,11X15,40 TBGA, BGA165,11X15,40 LQFP, QFP100,.63X.87 BGA, BGA119,7X17,50
Contacts 119 165 165 100 119
Reach Compliance Code compliant compliant compliant compliant compli
ECCN code 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
Maximum access time 2.6 ns 2.6 ns 2.6 ns 2.6 ns 2.6 ns
Other features PIPELINE ARCHITECTURE PIPELINE ARCHITECTURE PIPELINE ARCHITECTURE PIPELINE ARCHITECTURE PIPELINE ARCHITECTURE
Maximum clock frequency (fCLK) 250 MHz 250 MHz 250 MHz 250 MHz 250 MHz
I/O type COMMON COMMON COMMON COMMON COMMON
JESD-30 code R-PBGA-B119 R-PBGA-B165 R-PBGA-B165 R-PQFP-G100 R-PBGA-B119
length 22 mm 15 mm 15 mm 20 mm 22 mm
memory density 9437184 bit 9437184 bit 9437184 bit 9437184 bit 9437184 bi
Memory IC Type ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM ZBT SRAM
memory width 18 36 18 36 36
Number of functions 1 1 1 1 1
Number of terminals 119 165 165 100 119
word count 524288 words 262144 words 524288 words 262144 words 262144 words
character code 512000 256000 512000 256000 256000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C 70 °C
organize 512KX18 256KX36 512KX18 256KX36 256KX36
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA TBGA TBGA LQFP BGA
Encapsulate equivalent code BGA119,7X17,50 BGA165,11X15,40 BGA165,11X15,40 QFP100,.63X.87 BGA119,7X17,50
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE FLATPACK, LOW PROFILE GRID ARRAY
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
power supply 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 2.4 mm 1.2 mm 1.2 mm 1.6 mm 2.4 mm
Maximum standby current 0.03 A 0.03 A 0.03 A 0.03 A 0.03 A
Minimum standby current 2.38 V 2.38 V 2.38 V 2.38 V 2.38 V
Maximum slew rate 0.25 mA 0.25 mA 0.25 mA 0.25 mA 0.25 mA
Maximum supply voltage (Vsup) 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V
Minimum supply voltage (Vsup) 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
surface mount YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal form BALL BALL BALL GULL WING BALL
Terminal pitch 1.27 mm 1 mm 1 mm 0.65 mm 1.27 mm
Terminal location BOTTOM BOTTOM BOTTOM QUAD BOTTOM
width 14 mm 13 mm 13 mm 14 mm 14 mm
Maker Cypress Semiconductor - - Cypress Semiconductor Cypress Semiconductor
Base Number Matches 1 1 1 - -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1880  1283  301  2154  971  38  26  7  44  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号