EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT28C010N-15T

Description
1024K-Bit CMOS PARALLEL E2PROM
Categorystorage    storage   
File Size111KB,10 Pages
ManufacturerCatalyst
Websitehttp://www.catalyst-semiconductor.com/
Download Datasheet Parametric View All

CAT28C010N-15T Overview

1024K-Bit CMOS PARALLEL E2PROM

CAT28C010N-15T Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instructionQCCJ, LDCC32,.5X.6
Reach Compliance Codeunknow
Maximum access time150 ns
command user interfaceNO
Data pollingYES
Durability100000 Write/Erase Cycles
JESD-30 codeR-PQCC-J32
JESD-609 codee0
memory density1048576 bi
Memory IC TypeEEPROM
memory width8
Number of terminals32
word count131072 words
character code128000
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX8
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC32,.5X.6
Package shapeRECTANGULAR
Package formCHIP CARRIER
page size128 words
Parallel/SerialPARALLEL
power supply5 V
Certification statusNot Qualified
Maximum standby current0.0002 A
Maximum slew rate0.04 mA
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
switch bitYES
Maximum write cycle time (tWC)5 ms
Base Number Matches1
Advanced Information
CAT28C010
1024K-Bit CMOS PARALLEL E
2
PROM
FEATURES
s
Fast Read Access Times: 120 ns
s
Single 5V
128K x 8
s
Automatic Page Write Operation:
±
10% Supply
s
Low Power CMOS Dissipation:
–1 to 128 Bytes in 5ms
–Page Load Timer
s
End of Write Detection:
–Active: 40 mA Max.
–Standby: 200
µ
A Max.
s
Simple Write Operation:
–Toggle Bit
–DATA Polling
DATA
s
Hardware and Software Write Protection
s
100,000 Program/Erase Cycles
s
100 Year Data Retention
s
Commercial, Industrial and Automotive
–On-Chip Address and Data Latches
–Self-Timed Write Cycle with Auto-Clear
s
Fast Write Cycle Time:
–5ms Max
s
CMOS and TTL Compatible I/O
Temperature Ranges
DESCRIPTION
The CAT28C010 is a fast,low power, 5V-only CMOS
parallel E
2
PROM organized as 128K x 8-bits. It requires
a simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling and Toggle status bits signal the start and
end of the self-timed write cycle. Additionally, the
CAT28C010 features hardware and software write pro-
tection.
The CAT28C010 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 32-pin DIP, PLCC, 32-pin TSOP and 40-pin
TSOP packages.
BLOCK DIAGRAM
A7–A16
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
131,072 x 8
E
2
PROM
ARRAY
128 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
5096 FHD F02
I/O0–I/O7
A0–A6
ADDR. BUFFER
& LATCHES
© 1999 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25093-00 7/99 P-1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1724  1536  484  47  614  35  31  10  1  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号