EEWORLDEEWORLDEEWORLD

Part Number

Search

74AC273SC

Description
AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20
Categorylogic    logic   
File Size99KB,10 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

74AC273SC Online Shopping

Suppliers Part Number Price MOQ In stock  
74AC273SC - - View Buy Now

74AC273SC Overview

AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20

74AC273SC Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeSOIC
package instructionSOP, SOP20,.4
Contacts20
Reach Compliance Codeunknow
Samacsys DescriptiOctal D-Type Flip-Fl
seriesAC
JESD-30 codeR-PDSO-G20
JESD-609 codee3
length12.8015 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeD FLIP-FLOP
Maximum Frequency@Nom-Su75000000 Hz
MaximumI(ol)0.012 A
Humidity sensitivity level1
Number of digits8
Number of functions1
Number of terminals20
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP20,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
power supply3.3/5 V
propagation delay (tpd)14.5 ns
Certification statusNot Qualified
Maximum seat height2.642 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)4.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width7.5 mm
minfmax125 MHz
Base Number Matches1
74AC273 • 74ACT273 Octal D-Type Flip-Flop
November 1988
Revised August 2000
74AC273 • 74ACT273
Octal D-Type Flip-Flop
General Description
The AC273 and ACT273 have eight edge-triggered D-type
flip-flops with individual D-type inputs and Q outputs. The
common buffered Clock (CP) and Master Reset (MR) input
load and reset (clear) all flip-flops simultaneously.
The register is fully edge-triggered. The state of each D-
type input, one setup time before the LOW-to-HIGH clock
transition, is transferred to the corresponding flip-flop’s Q
output.
All outputs will be forced LOW independently of Clock or
Data inputs by a LOW voltage level on the MR input. The
device is useful for applications where the true output only
is required and the Clock and Master Reset are common to
all storage elements.
Features
s
Ideal buffer for microprocessor or memory
s
Eight edge-triggered D-type flip-flops
s
Buffered common clock
s
Buffered, asynchronous master reset
s
See 377 for clock enable version
s
See 373 for transparent latch version
s
See 374 for 3-STATE version
s
Outputs source/sink 24 mA
s
74ACT273 has TTL-compatible inputs
Ordering Code:
Order Number
74AC273SC
74AC273SJ
74AC273MTC
74AC273PC
74ACT273SC
74ACT273SJ
74ACT273MTC
74ACT273PC
Package Number
M20B
M20D
MTC20
N20A
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
FACT is a trademark of Fairchild Semiconductor Corporation.
© 2000 Fairchild Semiconductor Corporation
DS009954
www.fairchildsemi.com

74AC273SC Related Products

74AC273SC 74AC273 74ACT273 74ACT273PC 74ACT273SC 74ACT273SJ
Description AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20 AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20 AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20 ACT SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDIP20 Octal D-Type Flip-Flop Octal D-Type Flip-Flop
Is it Rohs certified? conform to - - conform to conform to conform to
Maker Fairchild - - Fairchild Fairchild Fairchild
Parts packaging code SOIC - - DIP SOIC SOIC
package instruction SOP, SOP20,.4 - - DIP, DIP20,.3 SOP, SOP20,.4 SOP, SOP20,.3
Contacts 20 - - 20 20 20
Reach Compliance Code unknow - - compliant unknown compli
series AC comminicate comminicate ACT - ACT
Number of digits 8 1 1 8 - 8
Number of functions 1 8 8 1 - 1
Number of terminals 20 20 20 20 - 20
Maximum operating temperature 85 °C 85 Cel 85 Cel 85 °C - 85 °C
Minimum operating temperature -40 °C -40 Cel -40 Cel -40 °C - -40 °C
Output polarity TRUE TRUE TRUE TRUE - TRUE
surface mount YES Yes Yes NO - YES
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL - INDUSTRIAL
Terminal form GULL WING GULL WING GULL WING THROUGH-HOLE - GULL WING
Terminal location DUAL pair pair DUAL - DUAL
Trigger type POSITIVE EDGE POSITIVE edge POSITIVE edge POSITIVE EDGE - POSITIVE EDGE

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1892  1541  774  772  961  39  32  16  20  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号