EEWORLDEEWORLDEEWORLD

Part Number

Search

74ACT273SJ

Description
Octal D-Type Flip-Flop
Categorylogic    logic   
File Size99KB,10 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

74ACT273SJ Online Shopping

Suppliers Part Number Price MOQ In stock  
74ACT273SJ - - View Buy Now

74ACT273SJ Overview

Octal D-Type Flip-Flop

74ACT273SJ Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeSOIC
package instructionSOP, SOP20,.3
Contacts20
Reach Compliance Codecompli
seriesACT
JESD-30 codeR-PDSO-G20
JESD-609 codee3
length12.6 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeD FLIP-FLOP
Maximum Frequency@Nom-Su110000000 Hz
MaximumI(ol)0.024 A
Humidity sensitivity level1
Number of digits8
Number of functions1
Number of terminals20
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP20,.3
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
power supply5 V
propagation delay (tpd)9 ns
Certification statusNot Qualified
Maximum seat height2.1 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width5.3 mm
minfmax110 MHz
74AC273 • 74ACT273 Octal D-Type Flip-Flop
November 1988
Revised August 2000
74AC273 • 74ACT273
Octal D-Type Flip-Flop
General Description
The AC273 and ACT273 have eight edge-triggered D-type
flip-flops with individual D-type inputs and Q outputs. The
common buffered Clock (CP) and Master Reset (MR) input
load and reset (clear) all flip-flops simultaneously.
The register is fully edge-triggered. The state of each D-
type input, one setup time before the LOW-to-HIGH clock
transition, is transferred to the corresponding flip-flop’s Q
output.
All outputs will be forced LOW independently of Clock or
Data inputs by a LOW voltage level on the MR input. The
device is useful for applications where the true output only
is required and the Clock and Master Reset are common to
all storage elements.
Features
s
Ideal buffer for microprocessor or memory
s
Eight edge-triggered D-type flip-flops
s
Buffered common clock
s
Buffered, asynchronous master reset
s
See 377 for clock enable version
s
See 373 for transparent latch version
s
See 374 for 3-STATE version
s
Outputs source/sink 24 mA
s
74ACT273 has TTL-compatible inputs
Ordering Code:
Order Number
74AC273SC
74AC273SJ
74AC273MTC
74AC273PC
74ACT273SC
74ACT273SJ
74ACT273MTC
74ACT273PC
Package Number
M20B
M20D
MTC20
N20A
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
FACT is a trademark of Fairchild Semiconductor Corporation.
© 2000 Fairchild Semiconductor Corporation
DS009954
www.fairchildsemi.com

74ACT273SJ Related Products

74ACT273SJ 74AC273 74AC273SC 74ACT273 74ACT273PC 74ACT273SC
Description Octal D-Type Flip-Flop AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20 AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20 AC SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20 ACT SERIES, OCTAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDIP20 Octal D-Type Flip-Flop
Is it Rohs certified? conform to - conform to - conform to conform to
Maker Fairchild - Fairchild - Fairchild Fairchild
Parts packaging code SOIC - SOIC - DIP SOIC
package instruction SOP, SOP20,.3 - SOP, SOP20,.4 - DIP, DIP20,.3 SOP, SOP20,.4
Contacts 20 - 20 - 20 20
Reach Compliance Code compli - unknow - compliant unknown
series ACT comminicate AC comminicate ACT -
Number of digits 8 1 8 1 8 -
Number of functions 1 8 1 8 1 -
Number of terminals 20 20 20 20 20 -
Maximum operating temperature 85 °C 85 Cel 85 °C 85 Cel 85 °C -
Minimum operating temperature -40 °C -40 Cel -40 °C -40 Cel -40 °C -
Output polarity TRUE TRUE TRUE TRUE TRUE -
surface mount YES Yes YES Yes NO -
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL -
Terminal form GULL WING GULL WING GULL WING GULL WING THROUGH-HOLE -
Terminal location DUAL pair DUAL pair DUAL -
Trigger type POSITIVE EDGE POSITIVE edge POSITIVE EDGE POSITIVE edge POSITIVE EDGE -
Problems caused by stepping up the power supply and then stepping it down to connect it to the power supply
Due to product requirements, difficult problems have arisen in circuit design. For example: a 12v battery is connected to a DC-DC boost circuit, and the voltage rises to 18v. The output is then connec...
jyz520 Analog electronics
The function calculation results in Dsplib are inconsistent with those in Matlab?
The development board I use is TMS320C5535. I want to do convolution operation. The convolution function I wrote takes too long to calculate, so I use the convol1 function in Dsplib instead. Test data...
Changhong DSP and ARM Processors
Can Altium implement the function of the network label indicator page?
[size=6][backcolor=yellow]As shown in the figure above, there is a 5 after LED1, which means it is connected to page 5[/size][/backcolor][backcolor=yellow][size=6][backcolor=rgb(255, 255, 0)][size=6]A...
flying510 PCB Design
A word of caution when grounding ADC outputs
[i=s]This post was last edited by qwqwqw2088 on 2016-5-19 10:12[/i] Although many converters have tri-state outputs/inputs, these registers are still on-chip; they allow data pin signals to couple int...
qwqwqw2088 Analogue and Mixed Signal
I would like to ask how a win32 project can call an interface when the interface is initialized.
I am learning mobile phone development and now I have set up a win32 project. By default, there is a white screen when I run the program on the simulator. Now I want to call a dialog box with the ID d...
ATT001 Embedded System
Will the WRITE_PORT_UCHAR() function cause a blue screen reboot?
When I add the blue code below to the driver, the system will reboot with a blue screen. What is the reason? Is it that the WRITE_PORT_UCHAR function cannot be called directly? NTSTATUS WinIoDispatch(...
tonyleu111 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 450  1114  1546  2135  263  10  23  32  43  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号