EEWORLDEEWORLDEEWORLD

Part Number

Search

74AC299PC

Description
8-Input Universal Shift/Storage Register
Categorylogic    logic   
File Size128KB,11 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

74AC299PC Online Shopping

Suppliers Part Number Price MOQ In stock  
74AC299PC - - View Buy Now

74AC299PC Overview

8-Input Universal Shift/Storage Register

74AC299PC Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeDIP
package instructionDIP, DIP20,.3
Contacts20
Reach Compliance Codecompli
Other featuresHOLD MODE; COMMON I/O PINS; GATED OUTPUT CONTROL
Counting directionBIDIRECTIONAL
seriesAC
JESD-30 codeR-PDIP-T20
JESD-609 codee3
length25.905 mm
Logic integrated circuit typePARALLEL IN PARALLEL OUT
Maximum Frequency@Nom-Su80000000 Hz
Number of digits8
Number of functions1
Number of terminals20
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP20,.3
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT APPLICABLE
power supply3.3/5 V
propagation delay (tpd)24.5 ns
Certification statusNot Qualified
Maximum seat height5.33 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)3.3 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT APPLICABLE
Trigger typePOSITIVE EDGE
width7.62 mm
minfmax80 MHz
Base Number Matches1
74AC299 • 74ACT299 8-Input Universal Shift/Storage Register
July 1988
Revised March 2005
74AC299 • 74ACT299
8-Input Universal Shift/Storage Register
with Common Parallel I/O Pins
General Description
The AC/ACT299 is an 8-bit universal shift/storage register
with 3-STATE outputs. Four modes of operation are possi-
ble: hold (store), shift left, shift right and load data. The par-
allel load inputs and flip-flop outputs are multiplexed to
reduce the total number of package pins. Additional out-
puts are provided for flip-flops Q
0
, Q
7
to allow easy serial
cascading. A separate active LOW Master Reset is used to
reset the register.
Features
s
I
CC
and I
OZ
reduced by 50%
s
Common parallel I/O for reduced pin count
s
Additional serial inputs and outputs for expansion
s
Four operating modes: shift left, shift right, load
and store
s
3-STATE outputs for bus-oriented applications
s
Outputs source/sink 24 mA
s
ACT299 has TTL-compatible inputs
Ordering Code:
Order Number
74AC299SC
74AC299SCX_NL
(Note 1)
74AC299SJ
74AC299MTC
74AC299PC
74ACT299SC
74ACT299MTC
74ACT299PC
Package Number
M20B
M20B
M20D
MTC20
N20A
M20B
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
Pb-Free 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300"
Wide
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Pb-Free package per JEDEC J-STD-020B.
Note 1:
“_NL” indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.
Connection Diagram
Pin Descriptions
Pin Names
CP
DS
0
DS
7
S
0
, S
1
MR
OE
1
, OE
2
I/O
0
–I/O
7
Q
0
, Q
7
Description
Clock Pulse Input
Serial Data Input for Right Shift
Serial Data Input for Left Shift
Mode Select Inputs
Asynchronous Master Reset
3-STATE Output Enable Inputs
Parallel Data Inputs or
3-STATE Parallel Outputs
Serial Outputs
FACT
¥
is a trademark of Fairchild Semiconductor Corporation.
© 2005 Fairchild Semiconductor Corporation
DS009893
www.fairchildsemi.com

74AC299PC Related Products

74AC299PC 74ACT299 74ACT299SC 74AC299 74AC299MTC 74AC299SCX_NL
Description 8-Input Universal Shift/Storage Register 8-Input Universal Shift/Storage Register 8-Input Universal Shift/Storage Register 8-Input Universal Shift/Storage Register 8-Input Universal Shift/Storage Register 8-Input Universal Shift/Storage Register
Is it Rohs certified? conform to - conform to - conform to conform to
Maker Fairchild - Fairchild - Fairchild Fairchild
Parts packaging code DIP - SOIC - TSSOP SOIC
package instruction DIP, DIP20,.3 - SOP, SOP20,.4 - 4.40 MM, LEAD FREE, MO-153AC, TSSOP-20 SOP, SOP20,.4
Contacts 20 - 20 - 20 20
Reach Compliance Code compli - unknown - unknow compli
Other features HOLD MODE; COMMON I/O PINS; GATED OUTPUT CONTROL - HOLD MODE; COMMON I/O PINS; GATED OUTPUT CONTROL - HOLD MODE; COMMON I/O PINS; GATED OUTPUT CONTROL HOLD MODE; COMMON I/O PINS; GATED OUTPUT CONTROL
Counting direction BIDIRECTIONAL - BIDIRECTIONAL - BIDIRECTIONAL BIDIRECTIONAL
series AC - ACT - AC AC
JESD-30 code R-PDIP-T20 - R-PDSO-G20 - R-PDSO-G20 R-PDSO-G20
JESD-609 code e3 - e3 - e3 e3
length 25.905 mm - 12.8 mm - 6.5 mm 12.8 mm
Logic integrated circuit type PARALLEL IN PARALLEL OUT - PARALLEL IN PARALLEL OUT - PARALLEL IN PARALLEL OUT PARALLEL IN PARALLEL OUT
Number of digits 8 - 8 - 8 8
Number of functions 1 - 1 - 1 1
Number of terminals 20 - 20 - 20 20
Maximum operating temperature 85 °C - 85 °C - 85 °C 85 °C
Minimum operating temperature -40 °C - -40 °C - -40 °C -40 °C
Output characteristics 3-STATE - 3-STATE - 3-STATE 3-STATE
Output polarity TRUE - TRUE - TRUE TRUE
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code DIP - SOP - TSSOP SOP
Encapsulate equivalent code DIP20,.3 - SOP20,.4 - TSSOP20,.25 SOP20,.4
Package shape RECTANGULAR - RECTANGULAR - RECTANGULAR RECTANGULAR
Package form IN-LINE - SMALL OUTLINE - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
Peak Reflow Temperature (Celsius) NOT APPLICABLE - 260 - 260 260
power supply 3.3/5 V - 5 V - 3.3/5 V 3.3/5 V
propagation delay (tpd) 24.5 ns - 16.5 ns - 24.5 ns 24.5 ns
Certification status Not Qualified - Not Qualified - Not Qualified Not Qualified
Maximum seat height 5.33 mm - 2.65 mm - 1.2 mm 2.65 mm
Maximum supply voltage (Vsup) 6 V - 5.5 V - 6 V 6 V
Minimum supply voltage (Vsup) 2 V - 4.5 V - 2 V 2 V
Nominal supply voltage (Vsup) 3.3 V - 5 V - 3.3 V 3.3 V
surface mount NO - YES - YES YES
technology CMOS - CMOS - CMOS CMOS
Temperature level INDUSTRIAL - INDUSTRIAL - INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) - Matte Tin (Sn) - Matte Tin (Sn) Matte Tin (Sn)
Terminal form THROUGH-HOLE - GULL WING - GULL WING GULL WING
Terminal pitch 2.54 mm - 1.27 mm - 0.65 mm 1.27 mm
Terminal location DUAL - DUAL - DUAL DUAL
Maximum time at peak reflow temperature NOT APPLICABLE - NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED
Trigger type POSITIVE EDGE - POSITIVE EDGE - POSITIVE EDGE POSITIVE EDGE
width 7.62 mm - 7.5 mm - 4.4 mm 7.5 mm
minfmax 80 MHz - 110 MHz - 80 MHz 80 MHz
Base Number Matches 1 - 1 - 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2290  2575  453  1829  910  47  52  10  37  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号