EEWORLDEEWORLDEEWORLD

Part Number

Search

74F113SC

Description
Dual J-K negative edge-triggered flip-flops without reset
Categorylogic    logic   
File Size61KB,6 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74F113SC Online Shopping

Suppliers Part Number Price MOQ In stock  
74F113SC - - View Buy Now

74F113SC Overview

Dual J-K negative edge-triggered flip-flops without reset

74F113SC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerFairchild
Parts packaging codeSOIC
package instructionSOP, SOP14,.25
Contacts14
Reach Compliance Codeunknow
seriesF/FAST
JESD-30 codeR-PDSO-G14
JESD-609 codee0
length8.65 mm
Logic integrated circuit typeJ-K FLIP-FLOP
Maximum Frequency@Nom-Su80000000 Hz
MaximumI(ol)0.02 A
Number of digits2
Number of functions2
Number of terminals14
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP14,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Maximum supply current (ICC)19 mA
propagation delay (tpd)7 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyTTL
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typeNEGATIVE EDGE
width3.9 mm
minfmax80 MHz
Base Number Matches1
74F113 Dual JK Negative Edge-Triggered Flip-Flop
April 1988
Revised July 1999
74F113
Dual JK Negative Edge-Triggered Flip-Flop
General Description
The 74F113 offers individual J, K, Set and Clock inputs.
When the clock goes HIGH the inputs are enabled and
data may be entered. The logic level of the J and K inputs
may be changed when the clock pulse is HIGH and the flip-
flop will perform according to the Truth Table as long as
minimum setup and hold times are observed. Input data is
transferred to the outputs on the falling edge of the clock
pulse.
Asynchronous input:
LOW input to S
D
sets Q to HIGH level
Set is independent of clock
Ordering Code:
Order Number
74F113SC
74F113SJ
74F113PC
Package Number
M14A
M14D
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
© 1999 Fairchild Semiconductor Corporation
DS009473
www.fairchildsemi.com

74F113SC Related Products

74F113SC 74F113PC 74F113 74F113SJ
Description Dual J-K negative edge-triggered flip-flops without reset Dual J-K negative edge-triggered flip-flops without reset Dual J-K negative edge-triggered flip-flops without reset Dual J-K negative edge-triggered flip-flops without reset
Is it Rohs certified? incompatible incompatible - incompatible
Maker Fairchild Fairchild - Fairchild
Parts packaging code SOIC DIP - SOIC
package instruction SOP, SOP14,.25 DIP, DIP14,.3 - SOP, SOP14,.3
Contacts 14 14 - 14
Reach Compliance Code unknow unknow - unknown
series F/FAST F/FAST - F/FAST
JESD-30 code R-PDSO-G14 R-PDIP-T14 - R-PDSO-G14
JESD-609 code e0 e0 - e0
length 8.65 mm 19.18 mm - 10.2 mm
Logic integrated circuit type J-K FLIP-FLOP J-K FLIP-FLOP - J-K FLIP-FLOP
MaximumI(ol) 0.02 A 0.02 A - 0.02 A
Number of digits 2 2 - 2
Number of functions 2 2 - 2
Number of terminals 14 14 - 14
Maximum operating temperature 70 °C 70 °C - 70 °C
Output polarity COMPLEMENTARY COMPLEMENTARY - COMPLEMENTARY
Package body material PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY
encapsulated code SOP DIP - SOP
Encapsulate equivalent code SOP14,.25 DIP14,.3 - SOP14,.3
Package shape RECTANGULAR RECTANGULAR - RECTANGULAR
Package form SMALL OUTLINE IN-LINE - SMALL OUTLINE
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED - NOT SPECIFIED
power supply 5 V 5 V - 5 V
Maximum supply current (ICC) 19 mA 19 mA - 19 mA
propagation delay (tpd) 7 ns 7 ns - 7 ns
Certification status Not Qualified Not Qualified - Not Qualified
Maximum seat height 1.75 mm 5.08 mm - 2.1 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V - 5.5 V
Minimum supply voltage (Vsup) 4.5 V 4.5 V - 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V - 5 V
surface mount YES NO - YES
technology TTL TTL - TTL
Temperature level COMMERCIAL COMMERCIAL - COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) - Tin/Lead (Sn/Pb)
Terminal form GULL WING THROUGH-HOLE - GULL WING
Terminal pitch 1.27 mm 2.54 mm - 1.27 mm
Terminal location DUAL DUAL - DUAL
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED - NOT SPECIFIED
Trigger type NEGATIVE EDGE NEGATIVE EDGE - NEGATIVE EDGE
width 3.9 mm 7.62 mm - 5.3 mm
minfmax 80 MHz 80 MHz - 80 MHz
Base Number Matches 1 1 - 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2816  884  1767  2857  868  57  18  36  58  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号